Fishing – trapping – and vermin destroying
Patent
1993-02-19
1994-08-23
Wojciechowicz, Edward
Fishing, trapping, and vermin destroying
437 48, 437233, 437235, 257369, 257385, 257314, H01L 2934, H01L 2978
Patent
active
053407644
ABSTRACT:
An apparatus and method for integrating a submicron CMOS device and a non-volatile memory, wherein a thermal oxide layer is formed over a semiconductor substrate and a two layered polysilicon non-volatile memory device formed thereon. A portion of the thermal oxide is removed by etching, a thin gate oxide and a third layer of polysilicon having a submicron depth is deposited onto the etched region. The layer of polysilicon is used as the gate for the submicron CMOS device. In so doing a submicron CMOS device may be formed without subjecting the device to the significant re-oxidation required in formation processes for dual poly non-volatile memory devices such as EPROMs and EEPROMs, and separate device optimization is achieved.
REFERENCES:
patent: 5194924 (1993-03-01), Komori et al.
Masuoka et al., "A 256-kbit Flash E.sup.2 PROM Using Triple-Polysilicon Technology", IEEE Journal of Solid-State Circuits, vol. SC-22, No. 4, pp. 548-552 (1987).
Erickson Donald A.
Larsen Bradley J.
Randazzo Todd A.
Atmel Corporation
Wojciechowicz Edward
LandOfFree
Integration of high performance submicron CMOS and dual-poly non does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integration of high performance submicron CMOS and dual-poly non, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integration of high performance submicron CMOS and dual-poly non will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-502664