Metal treatment – Compositions – Heat treating
Patent
1978-11-13
1980-04-22
Ozaki, G.
Metal treatment
Compositions
Heat treating
148187, 148175, 357 34, H01L 2126
Patent
active
041993802
ABSTRACT:
A method for fabricating self-aligned, walled emitter, oxide isolated integrated circuits. A layer of oxidation resistant material is formed on an oxide isolated epitaxial layer on a silicon substrate. A pattern of apertures is opened in the oxidation resistant layer to expose portions of the epitaxial layer. The apertures extend across the oxide isolated silicon material and define the spaces between the contacts of the active devices of the circuit. Dopant impurities are applied through these apertures to form an inactive base region. The substrate is heated in an oxidizing ambient to form a relatively thick oxide on a portion of the epitaxial layer exposed through the apertures. The oxidation resistant layer is again selectively etched to expose those portions of the epitaxial layer where the active device regions are to be formed. In this step a single mask is used to open a plurality of device regions. The mask is used in conjunction with the oxide isolation and the relatively thick oxide to precisely define the spacing between these regions. Dopant impurities are applied through selected openings to form the active base region. Opposite type dopant impurities are applied through the same openings to form the emitter regions. Dopant impurities are also applied through further selected openings to form base contact areas and collector contact areas. The integrated circuit device thus formed has a base and emitter structure which is bounded on its edges by the isolation oxide or by the relatively thick oxide.
REFERENCES:
patent: 4060427 (1977-11-01), Barile et al.
patent: 4066473 (1978-01-01), O'Brien
patent: 4110125 (1978-08-01), Beyer
patent: 4111726 (1978-09-01), Chen
patent: 4118250 (1978-10-01), Horng et al.
patent: 4131497 (1978-12-01), Feng et al.
patent: 4135954 (1979-01-01), Chang et al.
patent: 4155777 (1979-05-01), Dunkley et al.
patent: 4155778 (1979-05-01), Antipav
Farrell Michael G.
Mastroianni Sal T.
Fisher John A.
Motorola Inc.
Ozaki G.
LandOfFree
Integrated circuit method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuit method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1473941