Data processing: structural design – modeling – simulation – and em – Simulating electronic device or electrical system
Reexamination Certificate
2011-01-04
2011-01-04
Silver, David (Department: 2128)
Data processing: structural design, modeling, simulation, and em
Simulating electronic device or electrical system
C703S015000, C716S030000, C716S030000
Reexamination Certificate
active
07865346
ABSTRACT:
A hardware simulation accelerator to simulate logic designs, a method to encode instructions for use in the hardware simulation accelerator, and a computer program product having code of the method by which the hardware simulation accelerator can read encoded instructions to simulate the logic design, and computer program product of the encoded instructions to simulate a logic design in a hardware accelerator. Each instruction has one of a plurality of opcodes, the opcodes select which of the hardware resources of the hardware simulation accelerator will implement and use the values set forth in other programmable bits of the encoded instruction. The encoded instruction may be a routing and/or a gate evaluation instruction.
REFERENCES:
patent: 5063499 (1991-11-01), Garber
patent: 7191111 (2007-03-01), Schuppe
patent: 2003/0105617 (2003-06-01), Cadambi et al.
patent: 2006/0190232 (2006-08-01), Guenther et al.
patent: 2006/0277020 (2006-12-01), Ganesan et al.
patent: 2007/0044079 (2007-02-01), Ganesan et al.
patent: 2007/0244678 (2007-10-01), Averill et al.
Cock, et al., “A Proposed Hardware Fault Simulation Engine”, University of Manchester, 1991, pp. 570-574.
Darringer, et al., “EDA in IBM: Past, Present, and Future”, Transactions on Computer Aided Design of Integrated Circuits and Systems, vol. 19, No. 12, Dec. 2000, pp. 1476-1497.
Kayser, et al., “Hyper-acceleration and HW/SW co-verification as an essential part of IBM eServer Z900 verification”, IBM J. Res. & Dev., vol. 46, No. 4/5, Jul./Sep. 2002, pp. 597-605.
Günther Gernot E.
Gyuris Viktor
Pasnik Kevin Anthony
Tryt Thomas John
Westermann, Jr. John H.
International Business Machines - Corporation
Ojanen Karuna
Ojanen Law Offices
Silver David
LandOfFree
Instruction encoding in a hardware simulation accelerator does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Instruction encoding in a hardware simulation accelerator, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Instruction encoding in a hardware simulation accelerator will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2741852