Fishing – trapping – and vermin destroying
Patent
1992-11-02
1994-02-15
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437 8, 324158R, 324158T, H01L 2100
Patent
active
052866564
ABSTRACT:
A wafer structure and a method of fabricating and testing IC dies (10) on a wafer (12) are incorporated in a wafer fabrication process which produces IC dies having a selected sensitive AC parameter (L.sub.EFF,.beta.,R). Performance of the sensitive AC parameter generally falls within a first range of variation characteristic of the wafer fabrication process. A test structure or test pattern (TNMOS, TPMOS, TNPN, TR) is formed on substantially every die (10) of the wafer (12) for testing in a DC parametric test at the wafer level sorting stage before scribing and packaging the dies from the wafer. The test structures are constructed for generating test measurements in a DC parameter test reflecting the AC performance of the selected sensitive AC parameter. Substantially every die on the wafer is tested at the wafer level sorting stage using the test structures (TNMOS, TPMOS, TNPN, TR) in a DC parametric test. Those dies of the wafer reflecting AC performance of the selected sensitive AC parameter (L.sub.EFF, .beta., R) within a second range of variation narrower than the first range are selected for packaging. The other dies of the wafer are rejected or sorted for other purposes before packaging for increasing the yield of packaged IC dies meeting AC specifications for AC performance within the narrower second range. The test structures include test NMOS (TNMOS) and test PMOS (TPMOS) transistors for test indication of effective gate length L.sub.EFF for CMOS transistors; test NPN transistors (TNPN) for reflecting the amplification factor .beta. for bipolar NPN transistors; and test resistors (TR) for test indication of effective resistance, isolation oxide encroachment, overetch or underetch, etc.
REFERENCES:
patent: 3927371 (1975-12-01), Pomeranz et al.
patent: 4354268 (1982-10-01), Michel et al.
patent: 4646299 (1987-02-01), Schinabeck et al.
patent: 4875002 (1989-10-01), Sakamoto et al.
patent: 4896108 (1990-01-01), Lynch et al.
patent: 4926234 (1990-05-01), Katoh
patent: 4956611 (1990-09-01), Maltiel
patent: 4961053 (1990-10-01), Krug
patent: 4978908 (1990-12-01), Mahant-Shetti et al.
patent: 4985988 (1991-01-01), Littlebury
patent: 5003253 (1991-03-01), Majidi-Ahy et al.
patent: 5039602 (1991-08-01), Merrill et al.
patent: 5059899 (1991-10-01), Farnworth et al.
Keown Susan M.
Miske Myron J.
Hearn Brian E.
Kane Daniel H.
National Semiconductor Corporation
Picardat Kevin M.
Robinson Stephen R.
LandOfFree
Individualized prepackage AC performance testing of IC dies on a does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Individualized prepackage AC performance testing of IC dies on a, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Individualized prepackage AC performance testing of IC dies on a will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1206468