Electrical computers: arithmetic processing and calculating – Electrical digital calculating computer – Particular function performed
Reexamination Certificate
2003-03-17
2011-12-20
Do, Chat C (Department: 2193)
Electrical computers: arithmetic processing and calculating
Electrical digital calculating computer
Particular function performed
Reexamination Certificate
active
08082284
ABSTRACT:
A reconfigurable processing device comprises one or more reconfigurable processing units. At least one processing unit utilizes a computational unit having a preprocessing module for receiving n input signals, and s1 selection signals, and providing k output signals wherein k<n+s1. The computational unit further comprises an m-output look-up table being addressed by the k output signals of the preprocessing module and an output multiplexer for selecting one of the m output signals of the look-up table under control of s2 further selection signals.
REFERENCES:
patent: 5233539 (1993-08-01), Agrawal et al.
patent: 5426379 (1995-06-01), Trimberger
patent: 5436514 (1995-07-01), Agrawal et al.
patent: 5448186 (1995-09-01), Kawata
patent: 5498975 (1996-03-01), Cliff et al.
patent: 5787031 (1998-07-01), Ichikawa et al.
patent: 6118300 (2000-09-01), Wittig et al.
patent: 6154049 (2000-11-01), New
patent: 6188240 (2001-02-01), Nakaya
patent: 6339341 (2002-01-01), Fujii et al.
patent: 6369610 (2002-04-01), Cheung et al.
patent: 6556042 (2003-04-01), Kaviani
patent: 6567834 (2003-05-01), Marshall et al.
patent: 6816562 (2004-11-01), Atkinson et al.
patent: 08-237109 (1996-09-01), None
patent: 09-181598 (1997-07-01), None
patent: 2000-232162 (2000-08-01), None
International Search Report dated Dec. 9, 2003 in connection with PCT Patent Application No. PCT/IB2003/00967.
S. Chattopadhyay, et al., “Technology Mapping on a Multi-Output Logic Module built around Cellular Automata Array for a new FPGA Architecture”, 8th International Conference on VLSI Design, IEEE, Jan. 1995, p. 57-62.
Cong J., et al., “Synthesis challenges for next-generation high-performance and high-density PLDs”, Design Automation Conference, Proceedings of the ASP-DAC, 2000, Asia and South Pacific, p. 157-162.
Jason Cong, et al.,, “Synthesis Challenges for Next-Generation High-Performance and High-Density PLDs”, Aplus Design Technologies, 59 pages.
Do Chat C
ST-Ericsson SA
LandOfFree
Implementation of wide multiplexers in reconfigurable logic does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Implementation of wide multiplexers in reconfigurable logic, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Implementation of wide multiplexers in reconfigurable logic will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4263992