Illumination fluence regulation system and method for use in...

Optics: measuring and testing – Of light reflection

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C356S446000

Reexamination Certificate

active

06570656

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to the use of thermal processing in the fabrication of integrated circuits (IC) and, more particularly, laser thermal processing (LTP) in the fabrication of many ICs on a silicon wafer, wherein each IC may comprise a plurality of metal oxide semiconductor field-effect transistors (MOSFETs) employing shallow junction formation.
2. Description of the Prior Art
Incorporated by reference herein is U.S. Pat. No. 5,956,603, which issued Sep. 21, 1999 and is assigned to the i ee of the present application. This patent teaches a method for fabricating a plurality of shallow-junction metal oxide semiconductor field-effect transistors (MOSFETs) on a given area of a silicon wafer, in the case in which the MOSFETs are spaced from one another by substantially transparent isolation elements. The method includes an LTP step of flooding the entire given area with laser radiation that is intended to effect the heating to a desired threshold temperature of only the given depth of a surface layer of silicon that has been previously amorphized to this given depth and then doped. This threshold temperature is sufficient to melt amorphized silicon but is insufficient to melt crystalline silicon. However, should the laser radiation be directly incident on both the substantially transparent isolation elements and the silicon surface, a variable portion of the energy of the incident radiation traveling through the substantially transparent isolation elements would be transferred to the silicon surfaces in contact with the isolation elements depending on the depth of the isolation elements thereby causing unpredictable additional heating of the silicon which would result in an unwanted shift in the fluence required to reach the melt threshold temperature in those silicon regions which reach the melt threshold temperature. To prevent this, a top layer stack of a dielectric and a highly radiation-absorbent material (e.g., a 5-50 nm range of a silicon dioxide thin-film under a layer covered by a 20-100 nm range of tantalum nitride thin-film top layer) is deposited over the given area prior to the flooding of the entire given area with laser radiation taking place. After, the melted silicon has cooled and recrystallized, the top layer of highly radiation-absorbent material is stripped.
The total area of the silicon wafer is much larger than the given area occupied by a single IC, wherein a single IC may be composed of the aforesaid plurality of shallow-junction MOSFETs. This permits many ICs to be fabricated on the same silicon wafer. Each of these many ICs being fabricated is successively flooded, in turn, with laser radiation over its entire given area. However, due to (1) the technique employed to deposit the radiation-absorbent material, (2) thin film interference and/or (3) surface roughness of the film, the laser-radiation energy absorbed by the surface layers over the entire given area of an IC varies from successively-flooded IC to IC of the many ICs being fabricated. This variation in energy absorption results in a problem of either the energy absorption being so high as to cause undesired ablation of the surface layers or melting of crystalline silicon of some of the ICs being fabricated due to overheating or, alternatively, or undesired no melting of the surface layers and/or activation at the source and drain regions of others of the ICs being fabricated due to under heating.
The present invention is directed to a solution to this problem.
SUMMARY OF THE INVENTION
Broadly, the present invention is directed to deriving an output e
a
indicative of the fraction of the radiation energy flooding a given surface area a silicon wafer which is absorbed by the silicon wafer in accordance with the equation e
a
=e
T
−(e
r
+e
s
+e
t
), where e
T
is a measured total value of the flooding radiation energy which is insufficient to damage or significantly heat the silicon wafer, e
r
is the measured value of the fraction the flooding radiation energy which is specularly reflected from the given surface area, e
s
is the measured value of any non-negligible fraction of the flooding radiation energy which is scattered by the given surface area and e
t
is the measured value of any non-negligible fraction of the flooding radiation energy which is transmitted through the wafer. More specifically, the present invention is directed to the thermal-processing fabrication of a shallow-junction of an IC occupying the given surface area on the silicon wafer, and the wafer comprises crystalline silicon having an overlying surface layer of amorphized silicon covered by radiation-absorbent material. In this case, the flooding radiation energy has given spectral characteristics and the output e
a
is subsequently employed for a given time duration to adjust the fluence value of an illumination source, that has spectral characteristics similar to the given spectral characteristics and emits second radiation energy flooding the given surface area with a fluence value sufficiently high to result in the second radiation energy effecting the melting of the amorphized silicon but not high enough to result in the second radiation energy effecting either the melting of the crystalline silicon or the ablation of the radiation-absorbent material.


REFERENCES:
patent: 3591291 (1971-07-01), Greer et al.
patent: 4511800 (1985-04-01), Harbeke et al.
patent: 4945254 (1990-07-01), Robbins
patent: 5208643 (1993-05-01), Fair
patent: 5222072 (1993-06-01), Oku
patent: 5726961 (1998-03-01), Yanagawa
patent: 5908307 (1999-06-01), Talwar et al.
patent: 5956603 (1999-09-01), Talwar et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Illumination fluence regulation system and method for use in... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Illumination fluence regulation system and method for use in..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Illumination fluence regulation system and method for use in... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3080261

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.