Patent
1996-09-27
1999-06-08
An, Meng-Ai T.
395856, G06F 1314
Patent
active
059110511
ABSTRACT:
A high throughput memory access interface is provided. The interface includes features which provide higher data transfer rates between system memory and video/graphics or audio adapters than is possible using standard local bus architectures, such as PCI or ISA. The interface allows memory access requests to be performed in such a manner that only portions of an access request are required to be transmitted to the target device for certain bus transactions. Each access request includes command bits, address bits, and length bits. In the initiating device, each access request is separated into three segments, which are stored in separate registers in both the initiating device and the target device. Only the segment which contains the lowest order address bits and the length bits is required by the target device to initiate the bus transaction. Thus, if either of the other two segments has not changed since the previous access request, then such segment or segments are not transmitted to the target. If such segment or segments have changed since the previous access request, then they are provided to the target only for purposes of updating state in the target. Access requests may optionally be provided to the target on a separate port from the port used to transmit data in response to access requests.
REFERENCES:
patent: 4805098 (1989-02-01), Mills, Jr. et al.
patent: 4851990 (1989-07-01), Johnson et al.
patent: 5003465 (1991-03-01), Chisholm et al.
patent: 5023776 (1991-06-01), Gregor
patent: 5136584 (1992-08-01), Hedlund
patent: 5283883 (1994-02-01), Mishler
patent: 5381538 (1995-01-01), Amini et al.
patent: 5398244 (1995-03-01), Mathew et al.
patent: 5440698 (1995-08-01), Sindhu et al.
patent: 5442389 (1995-08-01), Blahut et al.
patent: 5446888 (1995-08-01), Pyne
patent: 5448558 (1995-09-01), Glidea et al.
patent: 5450551 (1995-09-01), Amini et al.
patent: 5499385 (1996-03-01), Farmwald et al.
patent: 5604865 (1997-02-01), Lentz et al.
patent: 5691915 (1997-11-01), Funahashi et al.
patent: 5694141 (1997-12-01), Chee
patent: 5696910 (1997-12-01), Pawlowski
80386 Hardware Reference Manual, pp. 3-5 and 3-8, Intel Corporation, 1986.
"Bus Functional Description," Pentium.TM. Processor User's Manual, vol. 1: Pentium Processor Data Book, pp. 6-30 to 6-34, Intel Corporation, 1993.
Tom Shanley et al., Mindshare, Inc., PCI System Architecture, Third Edition, Chapter 6, Addison-Wesley Publishing Company, Massachusetts, pp. 97-105 (1995).
Baxter Brent S.
Carson David G.
Case Colyn
Hayek George R.
Langendorf Brian K.
An Meng-Ai T.
Etienne Ario
Intel Corporation
LandOfFree
High-throughput interconnect allowing bus transactions based on does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High-throughput interconnect allowing bus transactions based on , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-throughput interconnect allowing bus transactions based on will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1687893