High speed successive approximation register in analog-to-digita

Coded data generation or conversion – Analog to or from digital conversion – Analog to digital conversion

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

377 54, H03M 146

Patent

active

047774703

ABSTRACT:
In a successive approximation analogs-to-digital converter, a successive approximation register (SAR) includes an N bit, edge triggered shift register, each bit including a master-slave flip-flop. The output of each shift register bit is applied to a latch input of a D-type latch and to one input of a two-input gate that performs a logical ANDing function. Another input of the gate is connected to an output of the latch. The D input of each of the N latches is connected to an output of a corresponding comparator, which compares an analog input signal to a signal produced by an N bit digital-to-analog converter (DAC) in response to successive approximation numbers produced by the SAR. The gate outputs are connected to digital inputs of the DAC. A "0" propagates through the shift register at the DAC conversion rate. Beginning with the most significant bit (MSB), each successive digital approximation number applied to the DAC consists of a "1" gated to the DAC by the shift register bit presently containing the propagating "0". After the present digital approximation number has been compared (by a comparator) to the analog input current, the resulting comparator data is latched into the data latch as the "0" shifts to the next bit. When the procedure has been completed for all N bits, the N bit word stored in the N data latches accurately represents the analog input current.

REFERENCES:
patent: 4198622 (1980-04-01), Connolly, Jr. et al.
patent: 4293848 (1981-10-01), Cheng et al.
patent: 4366470 (1982-12-01), Takanashi
patent: 4427973 (1984-01-01), Brokaw et al.
patent: 4535257 (1985-08-01), Hareyama
patent: 4593270 (1986-06-01), White
patent: 4618848 (1986-10-01), Parfitt
patent: 4620179 (1986-10-01), Cooper et al.
patent: 4679028 (1987-07-01), Wilson et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High speed successive approximation register in analog-to-digita does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High speed successive approximation register in analog-to-digita, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed successive approximation register in analog-to-digita will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1960565

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.