High-speed fully balanced differential flip-flop with reset

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S217000, C327S218000

Reexamination Certificate

active

06686787

ABSTRACT:

FIELD OF THE INVENTION
The invention relates generally to digital electronic circuitry, and more particularly differential D flip-flop circuits.
BACKGROUND OF THE INVENTION
Differential D flip-flops provide an important fundamental building block for digital systems. In some applications, differential D flip-flops provide a temporary storage function. In other applications, such as automatic test equipment, differential D flip-flops provide a way to synchronize differential tester data signals with timing signals.
As illustrated in
FIG. 1
, a conventional D-type differential flip-flop
10
typically includes respective master and slave cells
11
and
20
. The master cell employs a data set circuit
12
that receives differential data on the application of a first clock edge to the input of a clock input circuit
14
. On a subsequent edge of the clock signal, the data from the data set circuit is loaded and temporarily stored in a data store circuit
16
. On the next clock edge, the data in the data store circuit is provided as the differential input data for the slave cell
20
. The slave cell is constructed similar to the master cell
10
, with its data set circuit receiving the output from the master cell and generating the differential output for the flip-flop. A more detailed description of this conventional construction is provided in U.S. Pat. No. 6,140,845 to Benachour.
For automatic test equipment applications, the clock input circuit
14
receives signals from a fractionally delayed clock known as a timing generator (not shown). For this application it is useful to include a reset circuit
18
in the differential D flip-flop described above. The reset feature provides the ability to force the differential output to a predetermined logic level. Conventionally, as shown in
FIG. 2
, reset circuitry typically includes several transistor switches QRS
1
-QRS
4
, to couple the differential output OUT, OUT* to a pullup/pulldown circuit
22
.
While the conventional reset circuitry works well for relatively low-speed applications up to around 100 MHz, at higher frequencies the differential flip-flop tends to exhibit imbalances (i.e. output signal rise/fall times) in the output due to capacitive effects associated with the reset circuitry. Moreover, due to the large number of transistors employed to carry out the conventional reset function, the performance of the conventional differential D flip-flop is compromised.
What is needed and currently unavailable is a differential D flip-flop with reset capability that maintains a balanced differential output at high frequencies and maximizes performance. The differential flip-flop of the present invention satisfies these needs.
SUMMARY OF THE INVENTION
The high-speed differential D flip-flop of the present invention provides reset capability while maintaining a balanced differential output at high frequencies. Moreover, the reset capability is carried out with minimal circuitry to maximize circuit performance and reduce power dissipation and silicon area.
To realize the foregoing advantages, the invention in one form comprises a differential D flip-flop including respective master and slave cells. The master cell comprises a first data set circuit and a first data store circuit. The data set circuit has a first differential input and a first differential output. The first data store circuit couples to the input of the first data set circuit. The cell further includes a differential clock circuit and a differential reset circuit. The clock circuit having complementary clock inputs to alternately set and store data in the data set and data store circuits. The differential reset circuit is tied to the differential output and is operative in response to a reset signal to force the differential output to a predetermined logic level. The differential reset circuit includes matched complementary reset driver transistors to exhibit like parasitic capacitances. The slave cell is formed substantially similar to the master cell, and includes a second differential input coupled to the first differential output of the master cell.
In another form, the invention comprises a timing circuit responsive to pattern timing data for use in automatic test equipment. The timing circuit includes a system clock for generating clock pulses of a predefined width and a differential D flip-flop. The differential D flip-flop has a timing data input to receive the pattern timing data, a clock input coupled to the system clock, an output, and a reset circuit. The reset circuit includes a reset input that is responsive to a reset signal to force the flip-flop output to a predetermined state. The timing circuit further includes a delay element coupled to the differential D flip-flop output and the differential D flip-flop reset input.


REFERENCES:
patent: 5216295 (1993-06-01), Hoang
patent: 6140845 (2000-10-01), Benachour
patent: 6433595 (2002-08-01), Tung et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High-speed fully balanced differential flip-flop with reset does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High-speed fully balanced differential flip-flop with reset, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-speed fully balanced differential flip-flop with reset will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3334068

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.