Static information storage and retrieval – Read only systems – Semiconductive
Patent
1999-05-28
2000-07-04
Tran, Andrew Q.
Static information storage and retrieval
Read only systems
Semiconductive
365103, 36523004, 257390, G11C 1710
Patent
active
060847948
ABSTRACT:
A flat-cell ROM array reduces the number of transistors utilized to read a memory cell, allows for the layout of straight metal lines, while sharing the metal lines between even and odd cells, and achieves very high density and high performance. Parallel buried diffusion regions are implanted in the substrate. A gate oxide is laid over the substrate. A plurality of polysilicon word lines are laid over the gate oxide perpendicular to the buried diffusion regions, so that the areas between respective pairs of buried diffusion regions and under the polysilicon word lines, form columns of flat cell field effect transistors. An insulating layer is laid over the polysilicon word lines and a plurality of metal bit lines and virtual ground lines are formed. These metal lines are shared by even and odd columns of field effect transistors. Access to metal lines is made through a plurality of block select transistors connected to every other buried diffusion bit line. The alternate buried diffusion bit lines are connected to every other buried diffusion region by odd and even select transistors.
REFERENCES:
patent: 5117389 (1992-05-01), Yiu
Lu Ding-Jou
Shiau Jiann-Ming
Tran Andrew Q.
Winbond Electronics Corp.
LandOfFree
High speed flat-cell mask ROM structure with select lines does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High speed flat-cell mask ROM structure with select lines, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed flat-cell mask ROM structure with select lines will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1492376