High-speed clock-enabled latch circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327210, 327212, 327 55, 327 57, H03K 3356

Patent

active

060182601

ABSTRACT:
A novel latch circuit configuration that substantially reduces inverter-based setup and hold times. The latch circuit includes first and second input switches connected to an effective sense amplifier configuration. It is possible for the input switches to receive complementary signals of a balanced input signal. The latch circuit operates in initialization and output modes based on the signal level of an alternating clock signal. The output mode produces an output signal having a first or second signal magnitude based on the magnitude of the input signal at the end of the initialization mode. Also, disclosed is a high-speed serial-to-parallel converter based on this latch circuit.

REFERENCES:
patent: 4123799 (1978-10-01), Peterson
patent: 4506167 (1985-03-01), Little et al.
patent: 4716320 (1987-12-01), McAdams
patent: 5036231 (1991-07-01), Kanbara
patent: 5541881 (1996-07-01), Miller
patent: 5808488 (1998-09-01), Bruccoleri et al.
patent: 5821791 (1998-10-01), Gaibotti et al.
Mel Bazes, "Two Novel Fully Complementary Self-Biased CMOS Differential Amplifiers", IEEE Journal of Solid-State Circuits, vol. 26, No. 2, Feb. 1991, pp. 165-168.
Peter Xiao, Dan Kuchta, Kevin Stawiasz, Herschel Ainspan, Joong-ho Choi, Hyun Shin, "A 500 Mb/s, 20-Channel CMOS Laser Diode Array Driver for a Parallel Optical Bus",1997 International Solid-State Circuits Conference, Paper FP 15.7, pp. 250-251.
Terry I. Chappell, Barbara A. Chappell, Stanley E. Schuster, James W. Allan, Stephen P. Klepner, Rajiv V. Joshi, Robert L. Franch, "A 2ns Cycle, 4ns Access 512kb CMOS ECL SRAM", 1991 IEEE International Solid-State Circuits Conference, Paper WP 3.3, pp. 50-51.
Masakazu Shoji, "Elimination of Process-Dependent Clock Skew in CMOS VLSI", IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct. 1996, pp. 875-880.
IBM Technical Disclosure Bulletin, "Dense Sense Amplifier/Latch Combination," vol. 29, No. 5, pp. 2160-2161, Oct. 1986.
IBM Technical Disclosure Bulletin, "Fast Roll Back Scheme of Cache Memory," vol. 32, No. 2, pp. 251-254, Jul. 1989.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High-speed clock-enabled latch circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High-speed clock-enabled latch circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High-speed clock-enabled latch circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2318231

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.