Boots – shoes – and leggings
Patent
1995-05-01
1997-11-18
Teska, Kevin J.
Boots, shoes, and leggings
364489, 364578, G06F 1750
Patent
active
056896832
ABSTRACT:
In a logic simulator for simulating a logic circuit described by sentences, each specifying at least one operation and at least two variables which should be subjected to the operation, a model memory memorizes operators for carrying out the operations for the sentences. A variable memory memorizes initial values of the variables for the sentences. A sentence calculating unit calculates one of the sentences as a current sentence at a time to produce a result of calculation by using those of the operators and the initial values which are related to the current sentence. A data or result memory memorizes previous data or initial result values calculated before calculation of the current sentence. The result of calculation is substituted for those of the previous data or the initial result values which are related to the current sentences. Preferably, a flag memory is used to memorize, in correspondence to the respective sentences, flags indicative of whether or not the initial values are changed while simulation is in progress. One of the sentences is selected as the current sentence only when the flag indicates a change for the sentence in question. More preferably, the sentence calculating unit is accompanied by the input and output first-in first-out memories for enabling calculation of a plurality of successive ones of the sentences.
REFERENCES:
patent: 4074351 (1978-02-01), Boone et al.
patent: 4306286 (1981-12-01), Cocke et al.
patent: 4527249 (1985-07-01), Van Brant
patent: 4621339 (1986-11-01), Wagner et al.
patent: 4725971 (1988-02-01), Doshi et al.
patent: 4758953 (1988-07-01), Morita et al.
patent: 4862347 (1989-08-01), Rudy
patent: 4918594 (1990-04-01), Orizuka
patent: 5029102 (1991-07-01), Drumm et al.
patent: 5091872 (1992-02-01), Agrawal
patent: 5134705 (1992-07-01), Smith et al.
patent: 5222030 (1993-06-01), Dangelo et al.
Doshi et al., "Themis Logic Simulator--A Mix Mode, Multi-Level, Hierarchical Interactive Digital Circuit Simulator," IEEE, 1984, pp. 24-31.
Choi et al., "Comparisons and Analysis of Massively Parallel Architectures for Parallel Logic Simulators," IEEE, 1992, pp. 671-674.
NEC Corporation
Phan Phai
Teska Kevin J.
LandOfFree
Hardware simulator capable of dealing with a description of a fu does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Hardware simulator capable of dealing with a description of a fu, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Hardware simulator capable of dealing with a description of a fu will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1573398