Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Synchronizing
Reexamination Certificate
2005-01-04
2005-01-04
Nuton, My-Trang (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Signal converting, shaping, or generating
Synchronizing
C327S159000
Reexamination Certificate
active
06838918
ABSTRACT:
A frequency synthesizer for a programmable logic device includes a phase alignment circuit that is controlled by an asynchronous level-mode state machine. The state machine receives a start signal generated by the circuits that determine a concurrence cycle when reference and generated clock signals should be aligned. Then, at the concurrence cycle the state machine replaces a generated clock edge with a reference clock edge to bring the generated clock signal into hard phase alignment with the reference clock signal.
REFERENCES:
patent: 5334952 (1994-08-01), Maddy et al.
patent: 5907263 (1999-05-01), Divine et al.
patent: 5942949 (1999-08-01), Wilson et al.
patent: 6043717 (2000-03-01), Kurd
patent: 6107826 (2000-08-01), Young et al.
patent: 6191613 (2001-02-01), Schultz et al.
patent: 6204710 (2001-03-01), Goetting et al.
patent: 6255880 (2001-07-01), Nguyen
patent: 6289068 (2001-09-01), Hassoun et al.
patent: 6356160 (2002-03-01), Robinson et al.
patent: 6373308 (2002-04-01), Nguyen
patent: 6384647 (2002-05-01), Logue
patent: 6400734 (2002-06-01), Weigand
patent: 6473478 (2002-10-01), Wallberg et al.
U.S. patent application Ser. No. 09/684,529, Logue et al., filed Oct. 6, 2000.
Liu Justin
Nuton My-Trang
Webostad W. Eric
Xilinx , Inc.
Young Edel M.
LandOfFree
Hard phase alignment of clock signals using asynchronous... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Hard phase alignment of clock signals using asynchronous..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Hard phase alignment of clock signals using asynchronous... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3377574