Graphics processor architecture employing variable refresh...

Computer graphics processing and selective visual display system – Display driving control circuitry – Display power source

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C345S545000, C348S440100

Reexamination Certificate

active

06400361

ABSTRACT:

BACKGROUND OF THE INVENTION
The present relates to a display system and more particularly to a display system having an improved architecture for a graphics processor utilizing a single-port RAM.
Known display systems include a display controller driving a display having a matrix of pixels at a fixed refresh rate. The display controller drives the pixels based upon information stored in RAM or VRAM. Typically, between 4 and 32 bits of information are associated with each pixel in the display. The display controller is also a graphics processor which receives information, such as text or graphics-information, indicating text or graphics to be rendered and written into the RAM. After the text and graphics are written into the RAM, the display controller reads the rendered information from the RAM and activates the pixels in the display accordingly.
In order to reduce cost, a single-port RAM may be utilized. The single-port RAM cannot be written to and read from simultaneously. Further, the display controller will be accessing the RAM at a certain rate to maintain the refresh rate. Therefore, the amount of text and graphics which can be rendered and written to RAM in a given period of time is limited. As a result, there may be periods of significant delay before a large amount of text or graphics appear on the display.
SUMMARY OF THE INVENTION
The present invention provides a display system having a display controller which utilizes a single-port RAM. The display controller, based upon graphics and text codes from an external source, such as CPU, renders text and/or graphics and writes this information to the RAM. The display controller also reads information from the RAM and activates pixels on display based upon the information in the RAM.
Generally, the display controller reads from the RAM and activates pixels in the display at a constant refresh rate. However, when the number of text and/or graphics to be rendered by the display controller exceeds a predetermined threshold or has been delayed for a predetermined time period, the display controller reduces the refresh rate of the display, thereby permitting the display controller to render the text and/or graphics and write the rendered information to the RAM. When the display controller renders the text and/or graphics which have accumulated, the display controller returns to the original, higher refresh rate.
In this manner, a single port RAM can be utilized without significant reduction in display quality. The temporary reduction in refresh rate will be less noticeable than a significant delay in graphics and text rendering.


REFERENCES:
patent: 5450130 (1995-09-01), Foley
patent: 5568165 (1996-10-01), Kimura
patent: 5764201 (1998-06-01), Ranganathan
patent: 5874928 (1999-02-01), Kou
patent: 5909225 (1999-06-01), Schinnerer et al.
patent: 5991883 (1999-11-01), Atkinson
patent: 6028586 (2000-02-01), Swan et al.
patent: 6054980 (2000-04-01), Eglit
patent: 6108015 (2000-08-01), Cross
patent: 6123733 (2000-09-01), Dalton
patent: 0 228 135 (1987-07-01), None
patent: 09 325729 (1998-03-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Graphics processor architecture employing variable refresh... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Graphics processor architecture employing variable refresh..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Graphics processor architecture employing variable refresh... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2964605

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.