Coded data generation or conversion – Sample and hold – Having variable sampling rate
Reexamination Certificate
2001-08-15
2003-04-29
JeanPierre, Peguy (Department: 2819)
Coded data generation or conversion
Sample and hold
Having variable sampling rate
C341S061000
Reexamination Certificate
active
06556157
ABSTRACT:
TECHNICAL FIELD
The described embodiments lie generally in the field of digital audio coding and decoding. They relate to a system and method for determining the sample speed mode of a PCM input digital audio data stream.
BACKGROUND
Audio support is provided for many modem computer, telephony, and other electronics applications. An important component in many digital audio information processing systems is the PCM decoder. Generally, the decoder receives data in a compressed form and converts that data into Pulse-Code Modulated (“PCM”) data. The decompressed digital PCM data is then passed on for further processing, such as filtering, expansion or mixing, conversion into analog form, and eventually into audible tones.
One form of compressed audio data is the S/PDIF format, which can be converted to PCM data with a digital audio receiver chip. The standard PCM data formats contain a high rate clock (“MCLK”), a sample rate clock (“LRCK”), which is used to select between the left and right channel data, a data signal (“SDATA”) that contains signal information at the MCLK rate, and a sample signal (“SCLK”), which latches in the data signal. This method allows audio samples with various sample rates and bits per sample to be input to Digital-to-Analog Converters (“DACs”) in a serial fashion.
Sampling rates of 48 khz, 96 khz, and 192 khz are common and will be referred to in this specification as single-speed, double-speed, and quad-speed sampling modes, respectively. To convert the PCM data properly, DACs must be set to sample the incoming data at the proper rate. In the prior art, DACs have used programmed bits in a register or have used external pin settings to set their properties according to the speed sampling mode of the incoming PCM or other input format data stream.
SUMMARY
Described herein are embodiments by which the speed-sampling mode can be detected from the incoming PCM digital audio stream. The compressed data stream, such as an S/PDIF data stream, may include overhead information which specifies the speed-sampling mode, but that information could be incorrect. To verify the correctness of information, and in such cases where the overhead information is corrupted or not provided, it is advantageous to be able to determine the speed sampling mode based on the intrinsic PCM clock signals, for example, based on the ratio of the MCLK to LRCK clocks. Further, being able to determine the sample speed mode frees the DAC, ADC, or CODEC from having to receive that information from the digital audio receiver or microcontroller to which it is connected.
The method and system described automatically detects and sets the correct speed-sampling mode based on the intrinsic decoded PCM clock signals. The described method and system can be independent of user input and compressed data format.
REFERENCES:
patent: 5598447 (1997-01-01), Usui
patent: 5661478 (1997-08-01), Matsushige
patent: 5689534 (1997-11-01), Anderson et al.
patent: 5942998 (1999-08-01), Matsuoka
patent: 6285640 (2001-03-01), Hayashi et al.
Itani Nadi Rafik
Rhode Jason
Cirrus Logic Inc.
Jean-Pierre Peguy
Murphy, Esq. James J.
Winstead Sechrest & Mincik, P.C.
LandOfFree
Frequency detect circuit for determining sample speed mode... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Frequency detect circuit for determining sample speed mode..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Frequency detect circuit for determining sample speed mode... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3011461