Static information storage and retrieval – Floating gate – Particular connection
Reexamination Certificate
2006-07-11
2006-07-11
Nguyen, Viet Q. (Department: 2827)
Static information storage and retrieval
Floating gate
Particular connection
C365S185050, C365S185110, C365S063000
Reexamination Certificate
active
07075823
ABSTRACT:
A flash NAND type EEPROM system with individual ones of an array of charge storage elements, such as floating gates, being capacitively coupled with at least two control gate lines. The control gate lines are preferably positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio is desirably increased, as a result. Both control gate lines on opposite sides of a selected row of floating gates are usually raised to the same voltage while the second control gate lines coupled to unselected rows of floating gates immediately adjacent and on opposite sides of the selected row are kept low. The control gate lines can also be capacitively coupled with the substrate in order to selectively raise its voltage in the region of selected floating gates. The length of the floating gates and the thicknesses of the control gate lines can be made less than the minimum resolution element of the process by forming an etch mask of spacers.
REFERENCES:
patent: 5043940 (1991-08-01), Harari
patent: 5095344 (1992-03-01), Harari
patent: 5172338 (1992-12-01), Mehrotra et al.
patent: 5343063 (1994-08-01), Yuan et al.
patent: 5570315 (1996-10-01), Tanaka et al.
patent: 5677872 (1997-10-01), Samachisa et al.
patent: 5736443 (1998-04-01), Park et al.
patent: 5774397 (1998-06-01), Endoh et al.
patent: 5877980 (1999-03-01), Mang et al.
patent: 5936274 (1999-08-01), Forbes et al.
patent: 5936887 (1999-08-01), Choi et al.
patent: 5973352 (1999-10-01), Noble
patent: 5990514 (1999-11-01), Choi et al.
patent: 6044017 (2000-03-01), Lee et al.
patent: 6046935 (2000-04-01), Takeuchi et al.
patent: 6069382 (2000-05-01), Rahim
patent: 6093605 (2000-07-01), Mang et al.
patent: 6103573 (2000-08-01), Harari et al.
patent: 6108239 (2000-08-01), Sekariapuram et al.
patent: 6127696 (2000-10-01), Sery et al.
patent: 6133098 (2000-10-01), Ogura et al.
patent: 6246607 (2001-06-01), Mang et al.
patent: 6472707 (2002-10-01), Takahashi
patent: 6541815 (2003-04-01), Mandelman et al.
patent: 6563728 (2003-05-01), Kobayashi
patent: 6570214 (2003-05-01), Wu
patent: 6580120 (2003-06-01), Haspeslagh
patent: 6762092 (2004-07-01), Yuan et al.
patent: 2002/0014645 (2002-02-01), Kobayashi
patent: 2002/0102774 (2002-08-01), Kao et al.
patent: 2003/0006450 (2003-01-01), Haspeslagh
patent: 2003/0032241 (2003-02-01), Seo et al.
patent: 2003/0047774 (2003-03-01), Sugita et al.
patent: 2003/0109093 (2003-06-01), Harari et al.
patent: 2003/0155599 (2003-08-01), Hsu et al.
patent: 2003/0227811 (2003-12-01), Sugiura et al.
patent: 2004/0021171 (2004-02-01), Nishizaka
patent: 0373698 (1989-12-01), None
patent: 1265289 (2002-12-01), None
patent: 1289023 (2003-03-01), None
patent: 06037328 (1994-02-01), None
patent: 2000183192 (2000-06-01), None
patent: 02001110917 (2001-04-01), None
Chan et al., “A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device”, IEEE Electron Device Letters, vol. EDL-8, No. 3, Mar., 1987, pp. 93-95.
Nozaki et al., “A 1-Mb EEPROM With MONOS Memory Cell for Semiconductor Disk Application”, IEEE Journal of Solid-State Circuits, vol. 26, No. 4, Apr. 1991, pp. 497-501.
Choi et al., “A Novel Booster Plate Technology in High Density NAND Flash Memories for Voltage Scaling-Down and Zero Program Disturbance”, IEEE Symposium on VLSI Technology Digest of Technical Papers, 1996, pp. 238-239.
Kim et al., “Fast Parallel Programming of Multi-Level NAND Flash Memory Cells Using the Booster-Line Technology”, Symposium on VLSI Technology Digest of Technical Papers, 1997, pp. 65-66.
Choi et al, “A Triple Polysilicon Stacked Flash Memory Cell With Wordline Self-Boosting Programming”, IEEE, 1997, pp. 283-286.
Satoh et al., “A Novel Channel Boost Capacitance (CBC) Cell Technology with Low Program Disturbance Suitable for Fast Programming 4Gbit NAND Flash Memories”, IEEE Symposium on VLSI Technology Digest of Technical Papers, 1998, pp. 108-109.
Suh et al., “A 3.3V 32Mb NAND Flash Memory With Incremental Step Pulse Programming Scheme”, IEEE International Solid-State Circuits Conference, Digest of Technical Papers, Feb., 1995, pp. 94-95, 305-306, 128-129, and 350.
“Twin MONOS Cell with Dual Control Gates” by Yutaka Hayashi et al., 2000 Symposium on VLSI Technology Digest of Technical Papers, pp. 122-123.
“Notification of Transmittal of the International Search Report or the Declaration”, corresponding PCT application No. PCT/US03/32383, International Searching Authority, European Patent Office, Mar. 24, 2004, 9 pages.
Nguyen Viet Q.
Parsons Hsue & de Runtz LLP
SanDisk Corporation
LandOfFree
Flash memory cell arrays having dual control gates per... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Flash memory cell arrays having dual control gates per..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Flash memory cell arrays having dual control gates per... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3533896