Chemistry: electrical and wave energy – Processes and products
Patent
1989-01-10
1990-06-05
Tufariello, T. M.
Chemistry: electrical and wave energy
Processes and products
C25D 502
Patent
active
049311492
ABSTRACT:
This disclosure describes a plating fixture to hold a silicon wafer containing integrated circuits in a metal plating bath. The wafer is coated with photoresist to a thickness equal to the desired bump height and the desired bump locations patterned by standard photolithographic techniques. The wafer is then loaded in the fixture and the fixture placed in the plating bath so that the patterned side of the wafer is facing up and the plating anode is located directly above the wafer. Systems presently on the market have the wafer positioned with the patterned side facing down and the anode located below it, or the wafer faces sideways and the anodes are access from it. These present systems allow air to be entrapped in the pattern of the photoresist, lowering yield by under plating or uneven plating of the bumps on the wafer. This disclosure prevents such yield loss and also allows cleanups on the wafer after it is loaded in the fixture.
REFERENCES:
patent: 2362228 (1944-11-01), Wright
patent: 3536594 (1970-10-01), Pritchard
Lessard Robert J.
Stierman Roger J.
Barndt B. Peter
Comfort James T.
Sharp Melvin
Texas Instruments Incorporated
Tufariello T. M.
LandOfFree
Fixture and a method for plating contact bumps for integrated ci does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Fixture and a method for plating contact bumps for integrated ci, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fixture and a method for plating contact bumps for integrated ci will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-489897