Fast edge triggered self-resetting CMOS receiver with parallel L

Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327 52, 327 57, 327202, H03K 5153

Patent

active

055766447

ABSTRACT:
A high speed self-resetting, edge-triggered CMOS (SRCMOS) receiver and parallel L1/L2 latch combination are provided which may be used to receive and latch data from a single-ended input of static random access memory (SRAM) or a dynamic random access memory (DRAM). The invention comprises a true/complement generator circuit (TCG) for generating a data and its complement from a single-ended input, a reset circuit for automatically resetting the TCG independent of the system clock, and a parallel L1/L2 latch for storing the data for further processing. The L1/L2 latch preferably has scan-in and scan-out ports useful for testing and diagnostic purposes.

REFERENCES:
patent: 3609569 (1971-09-01), Todd
patent: 4542309 (1985-09-01), Klein et al.
patent: 4614885 (1986-09-01), Brosch et al.
patent: 4908794 (1990-03-01), Yamaguchi
patent: 4970406 (1990-11-01), Fitzpatrick et al.
patent: 4972414 (1990-11-01), Borkenhagen et al.
patent: 5041740 (1991-08-01), Smith
patent: 5155383 (1992-10-01), Barbera
patent: 5200649 (1993-04-01), Fukui
patent: 5204560 (1993-04-01), Bredin et al.
patent: 5239506 (1993-08-01), Dachtera et al.
patent: 5258950 (1993-11-01), Murashima et al.
patent: 5347175 (1994-09-01), Lang et al.
patent: 5373469 (1994-12-01), Akioka et al.
patent: 5400285 (1995-03-01), Sakata
patent: 5465060 (1995-11-01), Pelella
"A 2-ns Cycle, 3.8-ns Access 512-kb CMOS ECL SRAM with a Fully Pipelined Architecture"; Terry I. Chappell et al.; IEEE 1991; pp. 1377-1385 (with 3 sheets of drawings consisting of 3 figures).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Fast edge triggered self-resetting CMOS receiver with parallel L does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Fast edge triggered self-resetting CMOS receiver with parallel L, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fast edge triggered self-resetting CMOS receiver with parallel L will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-543371

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.