Fishing – trapping – and vermin destroying
Patent
1995-05-22
1996-12-17
Niebling, John
Fishing, trapping, and vermin destroying
437 44, 437 52, 257316, 257318, H01L 218247
Patent
active
055852939
ABSTRACT:
A method for fabricating a 1-transistor EEPROM device, which can be programmed and erased by Fowler-Nordheim tunneling includes the formation of a memory gate (28) overlying a tunneling region (22), and aligning source (32) and drain (34) regions in a semiconductor substrate (10), such that a vertically oriented electric field (46) is created in the tunneling region (22). The memory gate (28) is coupled to a contact region (30) by a connecting portion (31). A select gate (14) controls a portion of the channel region in the substrate (10) adjacent to the tunneling region (22). The EEPROM device is programmed by applying a voltage of a first polarity memory gate (28), while applying a voltage of a second polarity to the source region (32), the drain region (34), and to the substrate (10). Under the applied voltages, charge carriers tunnel through a tunnel oxide layer (40) and into a silicon nitride layer (42), located intermediate to the memory gate (28) and the tunnel region (22). To erase the EEPROM device, the polarity of the applied voltages is reversed, and charge carriers of an opposite conductivity type tunnel into the silicon nitride layer (42).
REFERENCES:
patent: 5020030 (1991-05-01), Huber
patent: 5051793 (1991-09-01), Wang
patent: 5063172 (1991-11-01), Manley
patent: 5073513 (1991-12-01), Lee
patent: 5077691 (1991-12-01), Haddad
patent: 5130769 (1992-07-01), Kuo et al.
patent: 5225362 (1993-07-01), Bergemont
patent: 5280446 (1994-01-01), Ma et al.
patent: 5408115 (1995-04-01), Chang
patent: 5494838 (1996-02-01), Chang et al.
T. Y. Chan et al., "A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device", IEEE EDL-8, No. 3, Mar. 1987, pp. 93-95.
A. T. Wu et al., "A Novel High Speed 5-Volt Programming EPROM Structure with Source-Side Injection", IEDM 1986, pp. 584-587, no month provided.
K. Naruke, et al., "A New Flash-Erase EEPROM Cell with a Sidewall Select-Gate on its Source Side", IEDM 1989, pp. 603-606, no month provided.
Y. Yamauchi, et al., "A 5V-only Virtual Ground Flash Cell with an Auxiliary Gate for High Density and High Speed Application", IEDM 1991, pp. 319-322, no month provided.
A. T. Wu, "A Novel High-Speed,5-Volt Programming EPROM Structure", '86 IEEE, pp. 584-587, 1986, no month provided.
Takaaki Nozaki et al., 1990 Symposium on VLSI Circuits, "A 1 Mbit EEPROM with MONOS memory cell for semiconductor disk application", pp. 101-102, no month provided.
Chang Kuo-Tung
Sharma Umesh
Lebentritt Michael S.
Motorola Inc.
Niebling John
LandOfFree
Fabrication process for a 1-transistor EEPROM memory device capa does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Fabrication process for a 1-transistor EEPROM memory device capa, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fabrication process for a 1-transistor EEPROM memory device capa will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1990790