Metal working – Method of mechanical manufacture – Assembling or joining
Patent
1984-11-02
1986-06-10
Roy, Upendra
Metal working
Method of mechanical manufacture
Assembling or joining
29571, 29576B, 29577C, 148 15, 148175, 148187, 357 52, H01L 2176, H01L 21306, H01L 21441
Patent
active
045934584
ABSTRACT:
Fabrication of an integrated circuit containing complementary, dielectrically-isolated, high voltage semiconductor devices of the lateral-current conduction type involves doping of the voltage-supporting regions of the complementary devices in two steps, in accordance with Lateral Charge Control technology. A first conductivity type dopant is introduced into a semiconductor layer as it is being epitaxially grown, with the dopant concentration being below about 20 percent of the desired final doping concentration of the first conductivity type voltage-supporting region. Ion implantation of further first conductivity type dopant achieves final doping of the first conductivity type voltage-supporting region, while a separate ion implantation of a second conductivity dopant achieves final doping of the second conductivity type voltage-supporting region. For high current silicon devices having voltage-supporting regions thicker than about 5 microns, a fast-diffusing P-conductivity dopant, such as aluminum, forms the P-conductivity type voltage-supporting region for enhancing device current conduction capacity, particularly in bipolar devices, such as IGTs or bipolar transistors.
REFERENCES:
patent: 4199774 (1980-04-01), Plummer
patent: 4299024 (1981-11-01), Piotrowski
patent: 4335504 (1982-06-01), Lee
patent: 4364073 (1982-12-01), Becke et al.
patent: 4408386 (1983-10-01), Takayashiki et al.
patent: 4412868 (1983-11-01), Brown et al.
patent: 4416050 (1983-11-01), Sarace
patent: 4481707 (1984-11-01), Cunniff
patent: 4494303 (1985-01-01), Celler et al.
patent: 4501060 (1985-02-01), Frye et al.
patent: 4507158 (1985-03-01), Kamins et al.
Copending, Commonly-assigned application Ser No. 449,321, filed on Dec. 13, 1982.
Copending, Commonly-assigned application Ser No. 449,322, filed on Dec. 13, 1982.
Copending, Commonly-assigned application Ser. No. 464,161, filed on Feb. 4, 1983.
Copending, Commonly-assigned application, Ser No. 483,009, filed on Apr. 7, 1983.
Copending, Commonly-assigned application, Ser. No. 548,530, filed on Nov. 3, 1983.
T. Suzuki et al., "Deformation in Dielectric-Isolated Substrates and Its Control by a Multilayer Polysilicon Support Structure"; J. Electrochem. Soc.: Solid State Science and Technology, vol. 127, (Jul. 1980), pp. 1537-1542.
A. C. Ipri, "The Properties of Silicon-On-Sapphire Substrates, Devices and Integrated Circuits", contained in D. Kahng, Editor, Applied Solid State Science, Supplement 2, Silicon Integrated Circuits, Part A, New York: Academic Press (1981), pp. 253-295.
C. A. Deanto, "Custom Interface IC Design for ARINC-429-4 Application", Proceedings of the 1981 Custom Integrated Circuits Conference, Rochester, NY (May 11-13, 1981), pp. 13-15.
G. W. Cullen et al., Editors; "Heteropitaxial Silicon Semiconductors for Electronic Circuitry", New York: Springer-Verlag, (1978), pp. 89-94.
Davis Jr. James C.
General Electric Company
Rafter John R.
Roy Upendra
Snyder Marvin
LandOfFree
Fabrication of integrated circuit with complementary, dielectric does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Fabrication of integrated circuit with complementary, dielectric, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fabrication of integrated circuit with complementary, dielectric will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2402019