Active solid-state devices (e.g. – transistors – solid-state diode – Bulk effect device – Bulk effect switching in amorphous material
Reexamination Certificate
2007-03-06
2007-03-06
Swerdlow, Daniel (Department: 2892)
Active solid-state devices (e.g., transistors, solid-state diode
Bulk effect device
Bulk effect switching in amorphous material
C257S002000, C257S004000, C257S202000, C257SE31029, C365S185050, C365S148000, C365S163000
Reexamination Certificate
active
11064637
ABSTRACT:
An error reduction circuit for use in arrays of chalcogenide memory and computing devices. The error reduction circuit reduces the error associated with the output response of chalcogenide devices. In a preferred embodiment, the output response is resistance and the error reduction circuit reduces errors or fluctuations in the resistance. The error reduction circuit includes a network of chalcogenide devices, each of which is nominally equivalent and each of which is programmed into the same state having the same nominal resistance. The inclusion of multiple devices in the network of the instant error reduction circuit provides for a reduction in the contributions of both dynamic fluctuations and manufacturing fluctuations to the error in the output response.
REFERENCES:
patent: 6087674 (2000-07-01), Ovshinsky et al.
Cohen Morrel H.
Ovshinsky Stanford R.
Bray Kevin L.
Energy Conversion Devices Inc.
Siskind Marvin S.
Swerdlow Daniel
White Juan
LandOfFree
Error reduction circuit for chalcogenide devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Error reduction circuit for chalcogenide devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Error reduction circuit for chalcogenide devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3742048