Active solid-state devices (e.g. – transistors – solid-state diode – Regenerative type switching device – Device protection
Reexamination Certificate
2000-03-20
2003-01-21
Thomas, Tom (Department: 2811)
Active solid-state devices (e.g., transistors, solid-state diode
Regenerative type switching device
Device protection
C257S355000, C361S056000
Reexamination Certificate
active
06509585
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to electrostatic discharge (ESD) protection in integrated circuit (IC) packages, and more particularly, to the use of silicon controlled rectifier devices as ESD protective devices.
2. Background Art
Electrostatic discharge (ESD) is a movement of static electricity from a nonconductive surface, which could cause damage to semiconductors and other circuit components in ICs. A person walking on a carpet, for instance, can carry an amount of electrostatic charge up to several thousands of volts under high humidity conditions and over 10,000 volts under low humidity conditions. When touching ICs by hand, the instantaneous power level of the ESD could cause severe damage to the ICs. CMOS (complementary metal-oxide semiconductor) logic ICs are especially vulnerable to ESD.
To protect IC packages against ESD damage, various solutions have been proposed. One solution suggests the provision of an ESD protective device (also referred to herein as “ESD cell”) between the internal semiconductor devices in the IC chip (hereinafter referred to as “internal circuit”) and the corresponding bonding pad, as illustrated in FIG.
1
. Under normal circumstances, the circuit in
FIG. 1
operates as if the ESD cell is not present, so that the bonding pad directly couples the internal circuit. However, when a high voltage pulse (i.e., voltage in kvs) occurs, the ESD cell will shunt the current from the bonding pad away from the internal circuit, thereby protecting the internal circuit from damage.
Recently, silicon controlled rectifier (SCR) devices have been used as ESD cells because SCR devices can switch from very high impedance states to a very low impedance state.
FIG. 2
illustrates a conventional SCR device, and
FIG. 3
illustrates the voltage vs. current characteristics of a conventional SCR device. Referring to
FIG. 3
, the current rises very slowly as voltage increases, until the SCR device hits a switching voltage Vs. From Vs, the voltage decreases as the current rises slowly, until the SCR device reaches a “holding point” P. At this holding point P, the voltage will generally stay the same (or rise very slowly) even as the current increases drastically. As used herein, the term “latchup” means the part of the curve in
FIG. 3
that is above the holding point P.
One significant drawback with the use of SCR devices as ESD cells is that SCR devices are susceptible to latchup caused by non-ESD events, such as other noise triggers. As a result, this susceptibility to latchup often requires further trade-offs in circuit design to optimize ESD robustness and latchup immunity.
Thus, there still remains a need for an SCR device that is capable of being used as an ESD cell, and where latchup of the SCR device caused by non-ESD events is minimized or eliminated.
SUMMARY OF THE INVENTION
It is an object of the present invention to provide an improved SCR device for use as an ESD cell.
It is another object of the present invention to provide an SCR device where latchup will only occur when ESD occurs.
In accordance with the foregoing and other objectives of the invention, the present invention provides an SCR cell structure that has a plurality of divided p+ and n+ blocks, with the spacing, sizes and locations of these divided p+ and n+ blocks being varied or adjusted to minimize latchup caused by non-ESD events. To further minimize latchup caused by non-ESD events, the SCR cell structure can also provide a plurality of divided blocks of Nwell and Psub pickup contacts, and varying the spacing, sizes, shapes and locations of these divided blocks of Nwell and Psub pickup contacts. In addition, the spacing of contact holes within the pickup contacts can also be varied to further minimize latchup caused by non-ESD events.
REFERENCES:
patent: 5182220 (1993-01-01), Ker et al.
patent: 5268588 (1993-12-01), Marum
patent: 5473169 (1995-12-01), Ker et al.
patent: 5751525 (1998-05-01), Olney
patent: 5838043 (1998-11-01), Yuan
patent: 5889309 (1999-03-01), Yu et al.
patent: 6258634 (2001-07-01), Wang et al.
patent: 59-4068 (1984-01-01), None
Aoki, A Practical High-Latchup Immunity Design Methodology for Internal Circuits in the Standard Cell-Based CMOS/BiCMOS LSI's. IEEE vol. 40, No. 8, 8/93.
Nadav Ori
Sun Raymond
Thomas Tom
Winbond Electronics Corp.
LandOfFree
Electrostatic discharge protective device incorporating... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Electrostatic discharge protective device incorporating..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electrostatic discharge protective device incorporating... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3070983