Electrolysis: processes – compositions used therein – and methods – Electrolytic coating – Treating process fluid by means other than agitation or...
Reexamination Certificate
1999-08-31
2001-08-07
Bell, Bruce F. (Department: 1741)
Electrolysis: processes, compositions used therein, and methods
Electrolytic coating
Treating process fluid by means other than agitation or...
C204S22400M, C204S276000, C204S286100, C204S288100, C204S297060, C205S123000, C205S223000
Reexamination Certificate
active
06270647
ABSTRACT:
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable
BACKGROUND OF THE INVENTION
In the production of semiconductor integrated circuits and other semiconductor articles from semiconductor wafers, it is often necessary to provide multiple metal layers on the wafer to serve as interconnect metallization which electrically connects the various devices on the integrated circuit to one another. Traditionally, aluminum has been used for such interconnects, however, it is now recognized that copper metallization may be preferable.
The application of copper onto semiconductor wafers has, in particular, proven to be a great technical challenge. At this time copper metallization has not fully achieved commercial reality due to practical problems of forming copper layers on semiconductor devices in a reliable and cost efficient manner.
The industry has sought to plate copper onto a semiconductor wafer by using a damascene electroplating process where holes, more commonly called vias, trenches and other recesses are used in which the pattern of copper is desired. In the damascene process, the wafer is first provided with a metallic seed layer which is used to conduct electrical current during a subsequent metal electroplating step. The seed layer is a very thin layer of metal which can be applied using one or more of several processes. For example, the seed layer of metal can be laid down using physical vapor deposition or chemical vapor deposition processes to produce a layer on the order of 1000 angstroms thick. The seed layer can advantageously be formed of copper, gold, nickel, palladium, and most or all other metals. The seed layer is formed over a surface which is convoluted by the presence of the vias, trenches, or other device features which are recessed.
In damascene processes, the copper layer that is electroplated onto the seed layer is in the form of a blanket layer. The blanket layer is plated to an extent which forms an overlying layer, with the goal of completely providing a copper layer that fills the trenches and vias and extends a certain amount above these features. Such a blanket layer will typically be formed in thicknesses on the order of 10,000-15,000 angstroms (1-1.5 microns).
After the blanket layer has been electroplated onto the semiconductor wafer, excess metal material present outside of the vias, trenches or other recesses is removed. The metal is removed to provide a resulting patterned metal layer in the semiconductor integrated circuit being formed. The excess plated material can be removed, for example, using chemical mechanical planarization. Chemical mechanical planarization is a processing step which uses the combined action of a chemical removal agent and an abrasive which grind and polish the exposed metal surface to remove undesired parts of the metal layer applied in the electroplating step.
Automation of the copper electroplating process has been elusive, and there is a need in the art for improved semiconductor plating systems which can produce copper layers upon semiconductor articles which are uniform and can be produced in an efficient and cost-effective manner. More particularly, there is a substantial need to provide a copper plating system that is effectively and reliably automated.
In the electroplating of semiconductor wafers, an anode electrode is disposed in a plating bath and the wafer with the seed layer thereon is used as a cathode with the face of the wafer that is to be plated contacting an upper surface of the plating bath. The semiconductor wafer is held by a support system that also provides be requisite cathode potential to the wafer. The support system may comprise conductive fingers that secure the wafer in place and also contact the wafer in order to conduct electrical current for the plating operation.
During the electroplating process, the conductive fingers as well as be semiconductor wafer are plated with the plating metal, such as copper. One potential problem that occurs in such a process is the build up of plating metal deposits on the conductive finger. These deposits may: 1) result in unintended attachment of the conductive finger while in contact with the wafer such that upon disengagement of the conductive finger with the wafer surface, some of the plated surface may tear away and fall off as particles; 2) introduce variability in the current being conducted through the contact and ultimately across the plated surface; and 3) result in small particles breaking off of the deposits on the conductive finger or off of the wafer which may enter the plating bath, and ultimately lodge directly on the wafer surface during plating or contaminate subsequently plated wafers. These effects may each independently or in combination create irregularities in the plated surface or result in other defects in the wafer. Additionally, these effects may also contribute to reduced wafer to wafer uniformity.
One manner in which the plating may be removed from the electrode fingers is to manually remove the conductive electrode fingers for cleaning when a specified level of plating or deposits has built-up on the finger contact surface. This is undesirable, however, because it causes significant down time in the electroplating processing, particularly in continuous wafer plating operations. Significant loss of wafer throughput and higher processing costs are associated with this course of action. It would be more desirable to develop a method for cleaning the deposits off of the electrode and segregating the resulting particles from the plating process while at the same time minimizing the downtime of the production process.
BRIEF SUMMARY OF THE INVENTION
A system for electroplating a semiconductor wafer is set forth. The system comprises a first electrode in electrical contact with the semiconductor wafer and a second electrode. The first electrode and the semiconductor wafer form a cathode during electroplating of the semiconductor wafer. The second electrode forms an anode during electroplating of the semiconductor wafer. A reaction container defining a reaction chamber is also employed. The reaction chamber comprises an electrically conductive plating solution. At least a portion of each of the first electrode, the second electrode, and the semiconductor wafer contact the plating solution during electroplating of the semiconductor wafer. An auxiliary electrode is disposed exterior to the reaction chamber and positioned for contact with plating solution exiting the reaction chamber during cleaning of the first electrode to thereby provide an electrically conductive path between the auxiliary electrode and the first electrode. A power supply system is connected to supply plating power to the first and second electrodes during electroplating of the semiconductor wafer and is further connected to render the first electrode an anode and the auxiliary electrode a cathode during cleaning of the first electrode.
REFERENCES:
patent: 3616284 (1971-10-01), Bodmer et al.
patent: 4304641 (1981-12-01), Grandia et al.
patent: 4323433 (1982-04-01), Loch
patent: 4378283 (1983-03-01), Seyffert et al.
patent: 4391694 (1983-07-01), Runsten
patent: 4466864 (1984-08-01), Bacon et al.
patent: 4906341 (1990-03-01), Yamakawa et al.
patent: 5000827 (1991-03-01), Schuster et al.
patent: 5078852 (1992-01-01), Yee et al.
patent: 5168887 (1992-12-01), Thompson et al.
patent: 5228966 (1993-07-01), Murata
patent: 5391285 (1995-02-01), Lytle et al.
patent: 5429733 (1995-07-01), Ishida
patent: 5437777 (1995-08-01), Kishi
patent: 5662788 (1997-09-01), Sandhu et al.
patent: 5670034 (1997-09-01), Lowery
patent: 6099712 (2000-08-01), Ritzdorf et al.
patent: 6174425 (2001-01-01), Simpson et al.
patent: US WO99/16936 (1999-04-01), None
US application No. 09/940,670, Graham et al. filed Sep. 30, 1997.
F.A. Lowenheim, Electroplating, McGraw-Hill Book Co., New York, pp. 78-79, 1978.
Graham Lyndon W.
Hanson Kyle
Ritzdorf Thomas L.
Turner Jeffrey I.
Bell Bruce F.
Leader William T.
Perkins Coie LLP
Semitool Inc.
LandOfFree
Electroplating system having auxiliary electrode exterior to... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Electroplating system having auxiliary electrode exterior to..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electroplating system having auxiliary electrode exterior to... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2434971