Excavating
Patent
1994-04-19
1995-01-31
Canney, Vincent P.
Excavating
371 214, 365201, G01R 3128
Patent
active
053864220
ABSTRACT:
An EEPROM includes an array of memory cell transistors, which is divided into cell blocks each including NAND cell units of series-connected cell transistors. A sense amplifier is connected to bit lines and a comparator. A data-latch circuit is connected to the comparator, for latching a write-data supplied from a data input buffer. After desired cell transistors selected for programming in a selected block are once programmed, a write-verify operation is performed. The comparator compares the actual data read from one of the programmed cell transistors with the write-data, to verify its written state. The write-verify process checks the resulting threshold voltage for variations using first and second reference voltages defining the lower-limit and upper-limit of an allowable variation range. If the comparison results under employment of the first voltage shows that an irregularly written cell transistor remains with an insufficient threshold voltage which is so low as to fail to fall within the range, the write operation continues for the same cell transistor. If the comparison results under employment of the second voltage shows that an excess-written cell transistor remains, the block is rendered "protected" at least partially.
Aritome Seiichi
Endoh Tetsuo
Kirisawa Ryouhei
Ohuchi Kazunori
Shirota Riichiro
Canney Vincent P.
Kabushiki Kaisha Toshiba
LandOfFree
Electrically erasable and programmable non-volatile memory syste does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Electrically erasable and programmable non-volatile memory syste, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electrically erasable and programmable non-volatile memory syste will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1106880