Dual source side polysilicon select gate structure and programmi

Static information storage and retrieval – Floating gate – Particular connection

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518524, 36518533, 36518526, 36518505, 36518518, 36518528, G11C 1300

Patent

active

059994525

ABSTRACT:
A series select transistor and a source select transistor are connected in series at the end of a NAND string of floating gate data storage transistors. The floating gates, the series select gate, and the source select gate are all preferably formed of polysilicon. The same tunnel oxide layer is used as gate oxide for the series select transistor and source select transistor as well as for the floating gate data storage transistors. Two layers of polysilicon in the series select gate and the source select gates are tied together. The series select transistor is tied to the last transistor in the NAND string. The source select transistor is tied to the array Vss supply. In order to program inhibit a specific NAND cell during the programming of another NAND cell, the gate of the series select transistor is raised to Vcc, while the gate of the source select transistor is held to ground. The two transistors in series are able to withstand a much higher voltage at the end of the NAND string without causing gated-diode junction or oxide breakdown in either the series or the source select transistor.

REFERENCES:
patent: 5126808 (1992-06-01), Montalvo et al.
patent: 5132928 (1992-07-01), Hayashikoshi et al.
patent: 5299162 (1994-03-01), Kim et al.
patent: 5319593 (1994-06-01), Wolstenholme
patent: 5392238 (1995-02-01), Kirisawa
patent: 5464998 (1995-11-01), Hayakawa et al.
patent: 5546341 (1996-08-01), Suh et al.
patent: 5590072 (1996-12-01), Choi
patent: 5596523 (1997-01-01), Endoh et al.
patent: 5698879 (1997-12-01), Aritome et al.
patent: 5729494 (1998-03-01), Gotou et al.
patent: 5793677 (1998-08-01), Hu et al.
Suh, Kang-Deog et al., "A 3.3 V 32 Mb NAND Flash Memory with Incremental Step Pulse Programming Scheme," IEEE Journal of Solid-State Circuits, vol. 30, No. 11, Nov. 1995, pp. 1149-1155.
IEICE Transactions on Electronics, vol. E78-C, No. 7, 1 Jul. 1995, pp. 818-824, XP00528812 Nobukata H et al: "A 65 NS 2 V-Only NAND-Flash Memory with New Verify Scheme and Folded Bit-Line Architecture".

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Dual source side polysilicon select gate structure and programmi does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Dual source side polysilicon select gate structure and programmi, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dual source side polysilicon select gate structure and programmi will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-831554

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.