Fishing – trapping – and vermin destroying
Patent
1990-11-05
1992-06-02
Kunemund, Robert
Fishing, trapping, and vermin destroying
437 41, 437911, 148DIG88, 357 22, H01L 21265
Patent
active
051186322
ABSTRACT:
Radiation insensitivity and breakdown voltage characteristics of a dual region top gate JFET are improved by a top gate structure in which the entirety of the lower concentration region of the top gate is separated from the oxide/silicon interface by the top surface high impurity concentration region. The dual region top gate extends from the substrate/insulator interface to a channel region beneath the top surface of the JFET substrate and extends laterally to bridge the source and drain regions. The lateral extent of the dual region top gate may be deliminated by barrier regions, respectively separating the top gate regions from the source and drain regions. The barrier regions extend from the substrate/oxide interface to the channel and may comprise dielectric material or a combination of dielectric material and doped semiconductor material.
REFERENCES:
patent: 4596068 (1988-06-01), Peters, Jr.
patent: 4816880 (1989-03-01), Muro
patent: 4876579 (1989-10-01), Davis et al.
Harris Corporation
Kunemund Robert
Pham Long
LandOfFree
Dual layer surface gate JFET having enhanced gate-channel breakd does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dual layer surface gate JFET having enhanced gate-channel breakd, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dual layer surface gate JFET having enhanced gate-channel breakd will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2228149