Coded data generation or conversion – Analog to or from digital conversion – Multiplex
Reexamination Certificate
2001-05-16
2003-05-27
JeanPierre, Peguy (Department: 2819)
Coded data generation or conversion
Analog to or from digital conversion
Multiplex
C341S144000
Reexamination Certificate
active
06570517
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a digital to analogue converting circuit, and in particular to a multi-channel digital to analogue converting circuit for converting digital codes to analogue signals, and also to a single channel digital to analogue converting circuit.
BACKGROUND TO INVENTION
In multi-channel digital to analogue circuits for converting digital codes to analogue signals, in general, each channel of the circuit is provided with a digital to analogue converter (DAC). Such DACs typically comprise a plurality of impedance elements, which may be, for example, resistors or capacitors. In resistor DACs the transistors may, for example, be arranged in an R-
2
R ladder, a string or other suitable formation. In capacitor DACs the capacitor may, for example, be arranged in a binary weighted array or any other suitable arrangement. In order to ensure accuracy of each DAC, it is essential that the impedance elements within each DAC are accurately matched to each other, otherwise, the integral linearity of the DAC will be poor. Matching of such impedance elements in a DAC when implemented in integrated circuit chips is relatively difficult, and is also relatively expensive. In general, in order to adequately match the impedance elements a relatively large chip area is required for forming each DAC, which leads to significant expense and inefficiency. An alternative approach in the provision of relatively high accuracy DACs is to form the impedance elements of the respective DACs to be suitable for laser or fuse trimming. However, this also adds to the expense of producing such DACs. A further alternative approach is to provide on-chip calibration circuitry for storing algorithms to correct for mismatched impedance elements in the respective DACs. However, the provision of such on-chip calibration circuitry requires additional chip area, and thus adds to the expense of producing such DACs.
It is, however, known to provide a multi-channel digital to analogue circuit in which a single DAC is provided for converting a digital input code to an analogue signal, which is in turn sampled onto one or more of the channels of the multi-channel circuit. Each channel comprises a sample and hold circuit which samples and holds the analogue signal on an analogue output of the sample and hold circuit. While such multi-channel digital to analogue circuits avoid the need to provide a DAC for each channel, they suffer from a serious disadvantage in that typically the sample and hold circuits are capacitive circuits, and thus the analogue signal which is being held on the analogue output of each channel decays relatively rapidly. This requires periodic sampling of the output of the DAC in order to return the decaying analogue signal to its correct value. Relatively complex additional circuitry is required to carry out the periodic sampling of the DAC output. A further disadvantage of such a multi-channel circuit is that the analogue signal must be held on the DAC output to permit periodic sampling, thereby limiting the data throughput of such multi-channel circuits.
There is therefore a need for a multi-channel DAC which permits outputting of relatively accurate outputs on the respective channels, while at the same time minimising the number of accurate DACs required.
SUMMARY OF THE INVENTION
According to the invention there is provided a multi-channel digital to analogue circuit for converting digital codes to analogue signals, the circuit comprising:
a primary digital to analogue converter (DAC) for receiving digital input codes and outputting corresponding analogue signals,
a plurality of infinite sample and hold circuits for sampling the analogue signals outputted by the primary DAC and for holding an analogue signal similar to that sampled from the primary DAC, the infinite sample and hold circuits defining respective analogue outputs of the multi-channel circuit, and
a primary switching mechanism for selectively sampling analogue signals outputted by the primary DAC onto the infinite sample and hold circuits.
In one embodiment of the invention the primary switching mechanism sequentially samples the analogue signals outputted by the primary DAC onto respective selected ones of the infinite sample and hold circuits. Alternatively, the primary switching mechanism simultaneously samples the analogue signal outputted by the primary DAC onto respective selected ones of the infinite sample and hold circuits.
In another embodiment of the invention the primary switching mechanism comprises a plurality of primary switches, one primary switch being provided for each infinite sample and hold circuit for selectively sampling the analogue signal outputted by the primary DAC onto the corresponding infinite sample and hold circuit.
In a further embodiment of the invention a primary control circuit is provided for selectively addressing the primary switches of the primary switching mechanism.
In one embodiment of the invention each infinite sample and hold circuit comprises a secondary DAC having an analogue output from which the analogue signal held on the analogue output of the infinite sample and hold circuit is derived, and an analogue to digital converting circuit for deriving from each analogue signal sampled by the infinite sample and hold circuit a digital code which corresponds to an analogue signal from the secondary DAC which is similar to the sampled analogue signal, and for applying the derived digital code to the secondary DAC.
Preferably, the digital code derived by the analogue to digital converting circuit of each infinite sample and hold circuit is stored in the analogue to digital converting circuit until the next analogue signal is sampled by the infinite sample and hold circuit.
Preferably, each infinite sample and hold circuit is configurable to operate in an acquisition mode during which the digital code for the secondary DAC is derived, and in a hold mode during which the analogue signal outputted by the secondary DAC is held on the analogue output of the infinite sample and hold circuit.
In another embodiment of the invention the analogue to digital converting circuit of each infinite sample and hold circuit comprises a successive approximation register for deriving the digital code for the secondary DAC when the infinite sample and hold circuit is configured in the acquisition mode, and for latching the derived digital code onto the digital input of the secondary DAC when the infinite sample and hold circuit is configured in the hold mode.
In another embodiment of the invention a secondary switching mechanism is provided in each infinite sample and hold circuit for configuring the infinite sample and hold circuit to operate in the respective acquisition and hold modes, the secondary switching mechanism being responsive to the successive approximation register having derived the digital code for the secondary DAC for switching the infinite sample and hold circuit from the acquisition mode to the hold mode, and being responsive to the primary switching mechanism sampling the next analogue signal from the primary DAC to the infinite sample and hold circuit for switching the infinite sample and hold circuit from the hold mode to the acquisition mode.
In one embodiment of the invention each infinite sample and hold circuit comprises an amplifier which is configurable as a buffer when the infinite sample and hold circuit is configured in the hold mode for applying the output from the secondary DAC to the analogue output of the infinite sample and hold circuit, and the amplifier is configurable as a comparator when the infinite sample and hold circuit is configured in the acquisition mode for sequentially comparing the outputs of the secondary DAC with the sampled analogue signal from the primary DAC and for outputting corresponding signals to the successive approximation register for driving the successive approximation register to derive digital code for the secondary DAC.
In another embodiment of the invention a primary input is provided to the primary DAC fo
Geraghty Donal
Kirby Patrick
Analog Devices Inc.
Jean-Pierre Peguy
Lauture Joseph J
Wolf Greenfield & Sacks P.C.
LandOfFree
Digital to analog converting circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Digital to analog converting circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digital to analog converting circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3061192