Facsimile and static presentation processing – Facsimile – Specific signal processing circuitry
Patent
1985-04-04
1986-11-11
Ng, Jin F.
Facsimile and static presentation processing
Facsimile
Specific signal processing circuitry
358158, 328139, 455608, 307234, 307527, 375111, H04N 510, H03B 100, H04B 900
Patent
active
046225862
ABSTRACT:
A bit-decision circuit or slicer for a digital communications receiver includes a first comparator which compares the received signal level with a reference slicing level. In order to have the lowest error rate, the reference slicing level must be controlled. Control is provided by periodic level indicating pulses in the transmitted signal. The level indicating pulses have predetermined nominal duration and controlled rise and fall times. A pulse width locked loop at the receiver responds to the level indicating pulse at the output of the comparator. The pulse width locked loop includes a start-stop oscillator which produces an odd or an even number of oscillations in response to each level-indicating pulse depending upon the ON time of the oscillator. A flip-flop coupled to the oscillator changes state during each oscillation, so that an even number of oscillations causes the flip-flop output to remain in the same state after the level indicating pulse as before, while an odd number of oscillations causes a change of state. The average D.C. level at the output of the flip-flop therefore changes significantly for a change of duration of the level indicating pulse corresponding to one clock oscillation cycle or a portion of a clock oscillator cycle. The flip-flop output level is filtered and applied as an input signal to a second comparator. The second comparator switches state in response to excursion of the filtered flip-flop signal above and below a reference level. The output of the second comparator is filtered to form the reference slicing level for the first comparator. This closes a pulse width locked loop which takes excursions between two extreme values of pulse width. The data pulses occurring in the interval between level indicating pulses are compared with the same reference level for low error rate.
REFERENCES:
patent: 3532819 (1970-10-01), Paine
patent: 3699256 (1972-10-01), Roth
patent: 3949199 (1976-04-01), Odom
patent: 4064541 (1977-12-01), Schneider et al.
patent: 4074307 (1978-02-01), Dischert et al.
patent: 4219890 (1982-08-01), Sugihara
patent: 4227251 (1980-10-01), Kazama et al.
patent: 4449061 (1984-05-01), Yasuda et al.
patent: 4523158 (1985-06-01), Megeid
Meise William H.
Ng Jin F.
RCA Corporation
Tripoli Joseph S.
Troike Robert L.
LandOfFree
Digital slicer having a pulse-width locked loop does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Digital slicer having a pulse-width locked loop, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digital slicer having a pulse-width locked loop will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-379937