Patent
1994-12-08
1996-11-19
Robertson, David L.
39542101, G06F 934
Patent
active
055772285
ABSTRACT:
The architecture of the cache memory of the present invention includes a data RAM, a TAG RAM, a controller and pad logic on a single integrated circuit chip. The cache memory is coupled to a CPU and a memory bus controller over a host bus. The host bus receives read data from the cache memory and provides write data to the cache memory. The cache memory controller provides signals to the memory bus controller to indicate whether data accessed by the CPU resides in the cache memory. The present invention increases memory speed by allowing circuit elements in the cache memory to operate during both phases of a system clock signal.
REFERENCES:
patent: 4977498 (1990-12-01), Rastegar et al.
patent: 5091851 (1992-02-01), Shelton et al.
patent: 5170476 (1992-12-01), Laakso et al.
patent: 5392414 (1995-02-01), Yung
patent: 5450555 (1995-09-01), Brown, III et al.
patent: 5471591 (1995-11-01), Edmondson et al.
Intel Corporation, IntelDX4.TM. Processor Data Book, Feb 1994, pp. 6-1 to 6-5.
Banerjee Pradip
Chuang Patrick
Ghia Atul V.
Lau Simon
Robertson David L.
Sony Corporation of Japan
Sony Electronics Inc.
LandOfFree
Digital circuit for performing multicycle addressing in a digita does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Digital circuit for performing multicycle addressing in a digita, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Digital circuit for performing multicycle addressing in a digita will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-549270