Semiconductor device manufacturing: process – Making passive device – Stacked capacitor
Patent
1998-07-10
2000-10-17
Bowers, Charles
Semiconductor device manufacturing: process
Making passive device
Stacked capacitor
438386, H01L 2120
Patent
active
061331082
ABSTRACT:
Disclosed is a capacitor incorporating a material having a high dielectric constant and a method of fabricating the same. In a preferred embodiment, the bottom electrode is first deposited and patterned. An insulating diffusion barrier, such as LPCVD silicon nitride, is deposited over the bottom electrode and a via is opened in the silicon nitride to expose the bottom electrode. This via is filled with the dielectric material. In a disclosed embodiment, the dielectric material is deposited in solution form and crystallized in a high-temperature step. A top conductive layer is deposited over the dielectric material, masked and etched to form the top conductive layer. This etch may simultaneously etch any portion of the dielectric layer overflowing the contact via.
REFERENCES:
patent: 4145803 (1979-03-01), Tasch, Jr.
patent: 4481283 (1984-11-01), Kerr et al.
patent: 4890191 (1989-12-01), Rokos
patent: 5053917 (1991-10-01), Miyasaka et al.
patent: 5099305 (1992-03-01), Takenaka
patent: 5187638 (1993-02-01), Sandhu et al.
patent: 5227855 (1993-07-01), Momose
patent: 5293510 (1994-03-01), Takenaka
patent: 5349494 (1994-09-01), Ando
patent: 5366920 (1994-11-01), Yamanichi et al.
patent: 5369296 (1994-11-01), Kato
patent: 5424238 (1995-06-01), Sameshima
patent: 5443688 (1995-08-01), Toure et al.
patent: 5452178 (1995-09-01), Emesh et al.
patent: 5495117 (1996-02-01), Larson
patent: 5563762 (1996-10-01), Leung et al.
patent: 5595928 (1997-01-01), Lu et al.
patent: 5612082 (1997-03-01), Azuma et al.
patent: 5631804 (1997-05-01), New
patent: 5686339 (1997-11-01), Lee et al.
patent: 5879982 (1999-03-01), Park et al.
patent: 5930639 (1999-07-01), Schuele et al.
patent: 5940676 (1999-08-01), Fazan et al.
Wolf and Tauber, Silicon Processing for the VLSI Era, vol. 1--Process Technology, Lattice Press, pp. 191-194, 1986.
Bowers Charles
Micro)n Technology, Inc.
Pert Evan
LandOfFree
Dielectric etch protection using a pre-patterned via-fill capaci does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dielectric etch protection using a pre-patterned via-fill capaci, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dielectric etch protection using a pre-patterned via-fill capaci will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-468030