Static information storage and retrieval – Format or disposition of elements
Patent
1999-04-28
1999-11-30
Mai, Son
Static information storage and retrieval
Format or disposition of elements
365 63, 257692, 257786, G11C 502, H01L 2348
Patent
active
059954027
ABSTRACT:
In a semiconductor memory device, a die architecture is provided that arranges memory arrays into a long, narrow configuration. Bond pads may then be placed along a long side of a correspondingly shaped die. As a result, this architecture is compatible with short lead frame "fingers" for use with wide data busses as part of high speed, multiple band memory integrated circuits.
REFERENCES:
patent: 4660174 (1987-04-01), Takemae et al.
patent: 4974053 (1990-11-01), Kinoshita et al.
patent: 5073816 (1991-12-01), Wakefield et al.
patent: 5109265 (1992-04-01), Utesch et al.
patent: 5142492 (1992-08-01), Shimizu et al.
patent: 5150330 (1992-09-01), Hag
patent: 5231607 (1993-07-01), Yoshida
patent: 5293334 (1994-03-01), Shimizu
patent: 5357478 (1994-10-01), Kikuda et al.
patent: 5408129 (1995-04-01), Farmwald et al.
Merritt Todd A.
Morgan Donald M.
Brantley Charles
Mai Son
Micro)n Technology, Inc.
LandOfFree
Die architecture accommodating high-speed semiconductor devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Die architecture accommodating high-speed semiconductor devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Die architecture accommodating high-speed semiconductor devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1681557