Demodulator circuits

Demodulators – Frequency modulation demodulator – Input signal split into plural signals

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C329S337000

Reexamination Certificate

active

06335659

ABSTRACT:

The present invention relates to demodulator circuits for demodulating frequency modulated (FM) signals.
DESCRIPTION OF THE RELATED ART
Referring to
FIG. 1
of the accompanying drawings, a frequency modulated radio frequency (RF) signal is conventionally received by a receiver
1
from an antenna
2
, and processed by the receiver
1
to produce an FM signal at a intermediate frequency which is lower than the RF carrier frequency. The IF modulated signal is then filtered by an IF band pass filter
4
and amplitude limited to a constant amplitude by a hard limiter
5
. The constant amplitude signal is then fed to a detector
6
for demodulation by multiplying the signal by its time derivative. This operation makes the product amplitude proportional to both the signal's amplitude and angular frequency (intermediate frequency IF plus FM frequency deviation). Since the FM IF signal has a constant amplitude, due to the hard limiter
5
, the product signal has an amplitude proportional to the frequency deviation and the modulation signal can easily be recovered after a low-pass filter removes the signal components at multiples of the IF frequency.
Integration of FM detectors into semiconductor devices requires the use of accurate delay elements or filters with well controlled phase characteristics to generate the time-derivative approximation or else excessive DC offsets will occur.
Coincidence detectors in use today typically employ passive resonator components and a high-pass filter to provide the 90 degrees phase shift. The resonator circuit is often trimmed during production to provide low DC off-set.
Another detector variant in use when the FM-signal frequency (i.e. the IF signal) is high compared to the base-band signal is a digital detector based on a digital delay line (one or more latches) as differentiator. This delay line may be clocked by an accurate clock and hence result in a detector with an inherently low DC offset.
Another approach is to convert the analogue signal to a digital signal (A/D) and perform the FM detection in a digital signal processor DSP or other digital circuit.
In order to support on-chip intermediate frequency (IF) filters, it is convenient to use a low IF compared to the symbol rate (e.g. 3 MHz IF and 1 Msym/s symbol rate). This makes the use of a digital delay line impractical.
The most practical FM detector, when the IF frequency is just a few times the symbol rate, is a coincidence, or quadrature, detector, as illustrated in FIG
2
. This detector requires three building blocks in addition to a post-detector low-pass filter (PDF); a multiplier
8
, a delay element
9
, and a 90° (&pgr;/2) phase shifter
10
.
The delay element
9
delays the incoming signal by a predetermined time, the phase shifter
10
produces a 90
20
phase shift in this delayed signal, and then the delayed and shifted signal is multiplied with the input signal by the multiplier
8
. The multiplier
8
can be provided by an exclusive-OR gate, or by a NAND gate. This may mean that the incoming signals to the multiplier will need to be conditioned.
The 90° (&pgr;/2) coincidence-detector phase shifter
10
is typically implemented as a high-pass filter operating well below its corner frequency, hence providing near, but not quite, 90° phase shift but also severely attenuating the signal amplitude. In addition, the phase shift is not accurate and some returning of the delay element is needed to compensate for the finite phase error.
SUMMARY OF THE PRESENT INVENTION
According to one aspect of the present invention, there is provided a frequency modulated signal demodulator circuit including a phase shift element and a time delay element which operate on an input signal, wherein both the phase shift element and the time delay element are provided by a gyrator component.
According to a second aspect of the present invention, there is provided a demodulator circuit for demodulating a frequency modulated signal, the circuit comprising:
an input for receiving a frequency modulated input signal;
a gyrator which is connected to receive the modulated input signal and is operable to produce a gyrator output signal which is delayed and phase-shifted with respect to the input signal; and
a multiplier which is connected to receive the input signal and gyrator output signal and is operable to produce an output signal equivalent to the product of those received signals.


REFERENCES:
patent: 3921102 (1975-11-01), Voorman
patent: 4054840 (1977-10-01), Sato
patent: 5302910 (1994-04-01), Kondo et al.
patent: 5371475 (1994-12-01), Brown
patent: 5372475 (1994-12-01), Brown
patent: 5489873 (1996-02-01), Kamata et al.
patent: 0778667 (1997-06-01), None
patent: 2139681 (1998-05-01), None
INSPEC abstract of Journal article: “A video and sound IF processing IC with automatic tuning loops” by Takahashi et al. in IEEE Transactions on Consumer Electronics vol. 40, No. 3, p299-305, Aug. 1994, USA.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Demodulator circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Demodulator circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Demodulator circuits will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2819524

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.