Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Having specific delay in producing output waveform
Reexamination Certificate
2007-12-04
2007-12-04
Le, Dinh T. (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Signal converting, shaping, or generating
Having specific delay in producing output waveform
C327S276000, C327S264000
Reexamination Certificate
active
11044336
ABSTRACT:
A clock signal generation system and method to distribute at least one clock signal to a plurality of points on a circuit board using a plurality of digitally programmable delay circuits each of which delays the clock signal by a desired amount so as to synchronize arrival of the clock signal when distributed to each of the plurality of points on the circuit. Each digitally programmable delay circuit comprises a plurality of circuit stages connected in series with each other. Each circuit stage comprises a plurality of transistors of a first type (e.g., P-type) connected in parallel with each other, and a plurality of transistors of a second type (e.g., N-type) connected in parallel with each other. In each circuit stage, one or more of the plurality of transistors of the first type are selected to delay a rising edge, and one or more of the plurality of transistors of a second type are selected to delay a falling edge.
REFERENCES:
patent: 5039893 (1991-08-01), Tomisawa
patent: 5111085 (1992-05-01), Stewart
patent: 5359301 (1994-10-01), Candage
patent: 5459422 (1995-10-01), Behrin
patent: 5949268 (1999-09-01), Miura et al.
patent: 6150862 (2000-11-01), Vikinski
patent: 6205086 (2001-03-01), Hanzawa et al.
patent: 6272439 (2001-08-01), Buer et al.
patent: 6373312 (2002-04-01), Barnes et al.
patent: 6377094 (2002-04-01), Carley
patent: 6404258 (2002-06-01), Ooishi
patent: 6489823 (2002-12-01), Iwamoto
patent: 6518811 (2003-02-01), Klecka, III
patent: 6573777 (2003-06-01), Saint-Laurent et al.
patent: 6664832 (2003-12-01), Carley
patent: 6664837 (2003-12-01), Oh et al.
patent: 6771105 (2004-08-01), Andrasic et al.
patent: 6836166 (2004-12-01), Lin et al.
patent: 6859082 (2005-02-01), Tang
patent: 2006/0170482 (2006-08-01), Carley et al.
patent: 0639003 (1995-02-01), None
patent: 0639003 (1994-07-01), None
International Search Report dated Sep. 25, 2006 in connection with PCT Application No. PCT/US06/01728.
Allen Daniel J.
Carley Adam L.
Mandry James E.
Altera Corporation
Edell Shapiro & Finnan LLC
Le Dinh T.
LandOfFree
Delay circuit for synchronizing arrival of a clock signal at... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Delay circuit for synchronizing arrival of a clock signal at..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Delay circuit for synchronizing arrival of a clock signal at... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3865868