Pulse or digital communications – Synchronizers – Synchronizing the sampling time of digital data
Reexamination Certificate
2006-02-07
2006-02-07
Ha, Dac V. (Department: 2634)
Pulse or digital communications
Synchronizers
Synchronizing the sampling time of digital data
C375S371000, C370S517000, C327S144000, C327S161000
Reexamination Certificate
active
06996201
ABSTRACT:
A plurality of delay circuits successively delay a received data. The received data and delayed data signals are sampled in response to both leading and trailing edges of a clock having a frequency substantially identical with that of a data transmission rate of the received data. When a sampling value having the same value V (V=1 or 0) appears continuously N times in the sampling operation of the received data101(where N is an even number), it is judged that a data of value V is continuously received (N/2) times.
REFERENCES:
patent: 5577078 (1996-11-01), Jordan et al.
patent: 5642386 (1997-06-01), Rocco, Jr.
patent: 6122335 (2000-09-01), Colella et al.
patent: 6266799 (2001-07-01), Lee et al.
patent: 6285722 (2001-09-01), Banwell et al.
patent: 6349387 (2002-02-01), Blomgren et al.
patent: 0 831 688 (1988-03-01), None
patent: 0 424 741 (1991-05-01), None
European Search Report dated May 26, 2004.
Connolly Bove & Lodge & Hutz LLP
Ha Dac V.
LandOfFree
Data receiving system robust against jitter of clock does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Data receiving system robust against jitter of clock, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Data receiving system robust against jitter of clock will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3653422