Cubic memory array

Static information storage and retrieval – Format or disposition of elements

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S063000

Reexamination Certificate

active

06781858

ABSTRACT:

BACKGROUND OF THE INVENTION
Personal computers, workstations, graphic subsystems of displays, electronic games and other electrical devices all include memory systems for storing data. An ever-increasing demand exists for larger and faster memory systems. Attributes of memory technologies include data access time (i.e. speed), cost, reliability, size (i.e. density), and electrical power dissipation. Several memory technologies exist such as Floppy drives, hard drives, CD/DVD drives and semiconductor memories. Semiconductor memories include DRAMS, SRAMs, ROMs, PROMs, OTPs, EEPROMs, FLASH, and VRAM memories to just name a few. While microprocessor-processing power (i.e. speed) has increase significantly in keeping with Moore's Law, the memory devices that communicate with the microprocessor have only been able to keep up with increasing density and not speed. Part of the problem with increasing the speed of memory devices is that as the density of memory cells increase within a given memory technology, capacitive delays, sense circuits and conventional memory layout organizations keep the access time improvements minimal. If the access times cannot be improved along with the density improvements made to the memory, the development of computer systems will falter. Therefore a need exists for a new memory architecture that not only increases density but data access time as well.
SUMMARY OF THE INVENTION
A cubic (3D) memory array is fabricated on a substrate having a planar surface. The cubic memory array includes a plurality of first select-lines organized in more than one plane parallel to the planar surface. A plurality of second select-lines is formed in pillars disposed orthogonal to the planer surface of the substrate. A plurality of memory cells are respectively coupled to the plurality of first and plurality of second select-lines.


REFERENCES:
patent: 3271591 (1966-09-01), Ovshinsky
patent: 3530441 (1970-09-01), Ovshinsky
patent: 3641516 (1972-02-01), Castrucci et al.
patent: 4287571 (1981-09-01), Chakravarti et al.
patent: 4499557 (1985-02-01), Holmberg et al.
patent: 4599705 (1986-07-01), Holmberg et al.
patent: 5191550 (1993-03-01), Kubota
patent: 5335219 (1994-08-01), Ovshinsky et al.
patent: 5475253 (1995-12-01), Look et al.
patent: 5625220 (1997-04-01), Liu et al.
patent: 5659500 (1997-08-01), Mehrad
patent: 5751012 (1998-05-01), Wolstenholme et al.
patent: 5821558 (1998-10-01), Han et al.
patent: 5835396 (1998-11-01), Zhang
patent: 5942777 (1999-08-01), Chang
patent: 5969380 (1999-10-01), Seyyedy
patent: 6002607 (1999-12-01), Dvir
patent: 6004825 (1999-12-01), Seyyedy
patent: 6026017 (2000-02-01), Wong et al.
patent: 6033955 (2000-03-01), Kuo et al.
patent: 6034882 (2000-03-01), Johnson et al.
patent: 6111302 (2000-08-01), Zhang et al.
patent: 6185121 (2001-02-01), O'Neill
patent: 6185122 (2001-02-01), Johnson et al.
patent: 6351406 (2002-02-01), Johnson et al.
patent: 6462977 (2002-10-01), Butz
patent: 6504742 (2003-01-01), Tran et al.
patent: 2001/0011776 (2001-08-01), Igarashi et al.
patent: 2001/0055838 (2001-12-01), Walker et al.
patent: 2002/0041525 (2002-04-01), Butz
patent: 0073486 (1983-03-01), None
patent: 0939444 (1999-09-01), None
patent: 1265287 (2002-12-01), None
patent: 1003489 (1963-05-01), None
Victor, W.C. Chan et al “Multiple Layers of CMOS Integrated Circuites Using Recrystallized Silicon Film” IEEE Electron Device Letters, V. 22(2), Feb. 2001, pp 77-79.
Thomas H. Lee, “A Vertical Leap for Microchips,” Scientific American, Jan. 2002, pp 53-59.
Esmat Hamdy et al, “Dielectric based antifuses for logic and memory ICs” IEEE International Electron Devices Meeting, IEDM 88, Aug. 1988, pp 786-789.
Chenming Hu, “Interconnect devices for field programmable gate array.” IEEE International Electron Devices Meeting, IEDM 92 Apr. 1992, pp 591-594.
Jonathan Green et al, “Antifuse Field Programmable Gate Arrays”, Proc IEEE vol. 81(7), Jul. 1993, pp 1042-1056.
Vivek D. Kulkarni et al, “Patterning of Submicron Metal Features and Pillars in Multil vel Metallization”, J. Electochem. Soc. V.135(12), Dec. 1988, pp 3094-3098.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Cubic memory array does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Cubic memory array, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cubic memory array will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3269871

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.