Creation of subresolution features via flow characteristics

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Having air-gap dielectric

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S411000, C438S619000, C438S624000, C438S629000, C438S684000, C438S782000

Reexamination Certificate

active

06365489

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates generally to the manufacture of silicon integrated circuits (ICs). More specifically, the present invention relates to integrated circuits utilizing an electrical interconnect system in multi-level conductortype integrated circuits of high component density and the processes for making the same.
2. State of the Art
In recent years with increasing component density of very large scale integrated circuits, it has become necessary to develop multi-level conductor technologies to provide the required number of electrical interconnects between both active and passive devices fabricated on silicon substrates using state of the art planar processing. These multi-level conductor technologies are also alternatively referred to as multi-level metal (MLM) processing. But as used herein, multi-level conductor (MLC) processing is generic to either metal deposition, polycrystalline silicon deposition, or polysilicon deposition used in the formation of conductive interconnecting paths at different levels or planes formed on an integrated circuit substrate, such levels or planes containing previously formed active and passive devices located therein.
As generally understood in the art and as used herein, a “level” including a conductor or metallization is added atop a semiconductor substrate by growing or depositing an insulating layer, such as silicon dioxide or silicon nitride, over a previously formed underlayer of metal and forming an opening or “via” in this insulating layer for receiving a conductor or metallization to extend therethrough from another conductor or metallization subsequently formed as an upper layer deposited on the surface of the insulating layer. Thus, the mere addition of a single “level” of conductor over a previously formed conductive pattern will include the process steps of (1) the formation of an insulating layer, (2) the formation of a photoresist etch mask on the surface of the insulating layer, (3) the exposure of the etch mask to a selected etchant to create a via in the insulating layer, (4) the removal of the photoresist etch mask, and (5) deposition of an additional layer of metallization or polysilicon in order to provide an electrical interconnect through the previously formed via in the dielectric: layer and conductor connected thereto located on the insulating layer.
A number of prior art electrical interconnect systems and processes for the formation thereof have been used in the integrated circuit art, but none such as the electrical interconnect systems of the present invention. For example, U.S. Pat. No. 5,001,079 discloses a method of manufacturing a semiconductor device by forming insulating side walls with voids below overhangs. This method illustrates insulating material layers of silicon oxide, silicon nitride or silicon oxynitride which are deposited by plasma enhanced chemical vapor deposition (CVD), a process known in the art, for the formation of overhanging portions thereof having voids thereinbetween Such voids are subsequently etched to expose gently sloping portions for further insulation to be added therein.
U.S. Pat. No. 5,278,103 illustrates a method for the controlled formation of voids in doped glass dielectric films wherein the doped glass may include boron phosphorous silicate glass (BPSG) deposited in predetermined thicknesses. BPSG is used for its dielectric properties, its melting point, and for deposition by CVD processes. The controlled formation of voids in the BPSG is used to minimize the effect of parasitic capacitance between conductors located therein.
U.S. Pat. No. 5,166,101 illustrates another method for forming a BPSG layer on a semiconductor wafer using predetermined CVD deposition and plasma-assisted CVD deposition processes to form void-free BPSG layers over stepped surfaces of a semiconductor wafer.
As current semiconductor device performance requirements continue to increase component packing densities of the semiconductor device , this, in turn, increases the complexity and cost of multi-level conductor formation processes requiring further levels of conductors to multi-level conductor integrated circuits. This typically results in lower wafer processing yields, affects semiconductor device reliability, and increases production costs for such semiconductor devices.
What is needed and not illustrated in the prior art described herein are multi-level conductor interconnections and processes for the manufacture thereof in integrated circuit semiconductor devices wherein the electrical interconnections and the density thereof is increased without the addition of another “level” of circuitry for conductors or metallization to the semiconductor device. This increased density of multi-level conductor interconnections without the addition of at least one additional “level” further requires the use of areas of the integrated circuit semiconductor device not presently used for electrical interconnection, requires the use of improved oxide formation and conductor formation processes for maximizing component packing density on each layer of the semiconductor device, and requires minimizing the number of individual process steps for manufacturing. The present invention described hereinafter is directed to such requirements while allowing for the substantially simultaneous formation of electrical interconnections.
SUMMARY OF THE INVENTION
In a preferred embodiment of the present invention, a semiconductor device comprises a substrate, a plurality of conductive strips located on said substrate extending along at least a portion of the length of the substrate, a layer of doped glass formed over the substrate and plurality of conductive stripes, the layer of doped glass having an elongated passageway formed therein between the conductive strips, and a conductive material located in the elongated passageway located between the conductive strips forming at least one electrical interconnect through the layer of doped glass to electrically connect at least two components of the integrated circuit.
In another embodiment of the present invention, an integrated circuit semiconductor device having regions comprises a semiconductor substrate, a plurality of conductive strips, a layer of dielectric material covering portions of the semiconductor substrate and the conductive strips located thereon, the dielectric material including an elongated passageway located therein extending between adjacent conductive strips of the plurality of conductive strips, a conductive material located in the elongated passageway of the dielectric material, and at least one electrical interconnect formed between the two regions of the integrated circuit semiconductor device by a portion of the conductive material.
The present invention also includes a process for forming electrical interconnections in integrated circuit semiconductor devices by creating subresolution features between the circuitry thereof using doped glass. The process of the present invention includes forming adjacent conductive strips on a substrate surface, depositing a doped glass layer over at least a portion of the adjacent conductive strips and a portion of the surface of the substrate having a thickness proportional to the spacing of the adjacent conductive strips, flowing the doped glass layer around the conductive strips located on the surface of the substrate to form at least one elongated passageway coextensive with a portion of the length of the conductive strips, reflowing the deposited doped glass layer to smooth the doped glass layer and to position the at least one elongated passageway, forming at least one opening in the reflowed doped glass layer in the at least one elongated passageway, and filling the at least one elongated passageway formed in the reflowed doped glass layer with a conductive material through the at least one opening and along at least a portion of the length of the elongated passageway to produce at least one electrical interconnect between at least two regions of the integra

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Creation of subresolution features via flow characteristics does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Creation of subresolution features via flow characteristics, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Creation of subresolution features via flow characteristics will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2901979

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.