Active solid-state devices (e.g. – transistors – solid-state diode – Lead frame
Reexamination Certificate
2000-11-16
2003-03-25
Williams, Alexander O. (Department: 2826)
Active solid-state devices (e.g., transistors, solid-state diode
Lead frame
C257S659000, C257S725000, C257S691000, C257S690000, C257S698000, C257S696000, C257S203000, C257S528000, C257S355000, C257S207000, C257S211000, C361S126000, C361S712000, C361S056000, C361S091200, C174S050510, C174S261000
Reexamination Certificate
active
06538304
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to the field of integrated circuits and more particularly to integrated circuits having a conductive ground plane overlaying active fine-dimension circuit elements.
BACKGROUND OF THE INVENTION
Integrated circuits have found wide application in contemporary devices requiring electrical circuitry for sensing information storage and retrieval, control, tabulation, operation, monitoring safety improvement information and status display and a variety of other purposes connected with the devices. In fact, many aspects of contemporary devices which previous to the development of such integrated circuits would have been implemented with analog circuitry and also possibly with the use of hard-wired connections, are now easily implemented in very small size and at lightweight and low power consumption with the use of contemporary integrated circuits. The function and features of those integrated circuits makes available in contemporary devices would be very difficult or impossible to implement using the old hard wired circuit construction commonly used in past years. Such old style construction techniques would effectively prohibit the making of many contemporary devices because of cost, size, weight and power consumption consideration.
Further, many of these contemporary integrated circuits are application-specific integrated circuits (ASIC) type, and are designed and manufactured for a specific application or range of related applications. Because of their specialization to prevent a specific task or range of tasks these ASIC-type integrated circuits bring even greater advantages in reduction in size, weight, and power consumption; while improving function, features, and ease of use in comparison to the general-purpose integrated circuits now available. In complex circuits, with many interconnected transistors, a ground plane can eliminate resonances causing signal attenuation or non-linearity which are critical for analog applications and in more general terms, reduce electrical noise. This type of extraneous signal propagation occurs via the substrate.
The second path for extraneous signal propagation occurs between the integrated lines. The use of the ground plane in silicon allows reduction in cross talk or noise generation on adjacent interconnect lines. The electric field radiating from signal lines terminates on the ground plane rather than coupling to an adjacent line. With a complete ground plane, interlock lines with controlled interphases can also be achieved. This becomes increasingly important at the frequencies at which signals propagate increase leading to enhanced sensitivity of the interconnect line to surroundings. Additionally, for good ESD protection it is required to have a wide ground bus around the edge of the chip is required to the ground plane adjacent to all of the external pins. The wide ground bus reduces the on chip voltage between the entrance and exit points of the ESD currents.
SUMMARY OF THE INVENTION
The present invention provides four additional corner pads which are wire bonded to the leadframe. This shunts much of the ESD induced current off the chip and on to the much lower resistance leadframe.
REFERENCES:
patent: 67344 (1867-06-01), Chiu
patent: 4514749 (1985-04-01), Shoji
patent: 4784033 (1988-11-01), Hayden et al.
patent: 4819047 (1989-04-01), Gilfeather et al.
patent: 4839538 (1989-06-01), Curtis
patent: 5173766 (1992-12-01), Long et al.
patent: 5482897 (1996-01-01), Lynch
patent: 5486720 (1996-01-01), Kierse
patent: 5515226 (1996-05-01), Tailiet
patent: 5550402 (1996-08-01), Nicklaus
patent: 5644167 (1997-07-01), Weiler et al.
patent: 5721439 (1998-02-01), Lin
patent: 5796570 (1998-08-01), Mekdhanasarn et al.
patent: 5889308 (1999-03-01), Hong et al.
patent: 6008532 (1999-12-01), Carichner
patent: 6043539 (2000-03-01), Sugasawara
patent: 6078068 (2000-06-01), Tamura
patent: 6140581 (2000-10-01), Cowan et al.
patent: 6211554 (2001-04-01), Whitney
patent: 6246113 (2001-06-01), Lin
patent: 6249413 (2001-06-01), Duvvury
Brady W. James
Swayze, Jr. W. Daniel
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
Williams Alexander O.
LandOfFree
Corner bonding to lead frame does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Corner bonding to lead frame, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Corner bonding to lead frame will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3014497