Excavating
Patent
1984-10-19
1987-02-03
Smith, Jerry
Excavating
371 13, 371 16, 371 19, G06F 1110, G06F 1114
Patent
active
046413057
ABSTRACT:
A method and apparatus for a microinstruction controlled unit to recover from a read error in reading microinstructions from a control store. The method provides for the overlapping of the execution of a current microinstruction while the next microinstruction is being addressed and read from the control store. Execution of the current microinstruction is begun before it is known whether or not it was read without error. The apparatus provides for aborting the execution of the current microinstruction with the read error and the next microinstruction. During the aborted execution of the next microinstruction, the current microinstruction is reread from the control store and then executed while the next microinstruction is being reread. The execution of microinstructions is aborted in a manner that does not alter the state of the microinstruction controlled unit beyond the point that would inhibit the re-execution of the aborted microinstructions.
REFERENCES:
patent: 3696340 (1972-10-01), Matsushita
patent: 3736566 (1973-05-01), Anderson
patent: 4231089 (1980-10-01), Lewine
patent: 4315313 (1982-02-01), Armstrong
patent: 4535455 (1985-08-01), Peterson
Joyce Thomas F.
Kelly Richard P.
Beausoliel, Jr. Robert W.
Grayson George
Honeywell Information Systems Inc.
Smith Jerry
Solakian John S.
LandOfFree
Control store memory read error resiliency method and apparatus does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Control store memory read error resiliency method and apparatus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Control store memory read error resiliency method and apparatus will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1095281