Semiconductor device manufacturing: process – Having magnetic or ferroelectric component
Reexamination Certificate
2002-10-01
2004-05-18
Thai, Luan (Department: 2827)
Semiconductor device manufacturing: process
Having magnetic or ferroelectric component
C438S239000, C438S253000, C438S250000
Reexamination Certificate
active
06737284
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to contacts for semiconductor devices, and specifically to contact structures for integrated semiconductor devices that include at least an MOS device and a capacitor element, and a corresponding manufacturing process.
2. Description of the Related Art
As is well known, ferroelectric devices, such as ferroelectric non-volatile memories, are acquiring growing importance in the field of integrated circuits on account of their low consumption and high operational and switching speed compared to conventional non-volatile memories. In particular, special attention is being devoted to forming these ferroelectric devices in combination with CMOS devices integrated on a semiconductor substrate.
A first prior technical solution for forming such ferroelectric devices and their contacts is described in an article “Advanced 0.5 um FRAM Device Technology with Full Compatibility of Half-Micron CMOS Logic Device” by Yamazachi et al., published in the proceedings of IEDM '97 Conference, Washington D.C., U.S.A., Dec. 7-10, 1997.
This prior solution for forming ferroelectric devices provides for following the integration of MOS devices such as MOS transistor, etc., on a semiconductor substrate with an insulating layer over the entire chip surface. The ferroelectric device, e.g., a ferroelectric memory is then formed above this insulating layer. Such device comprises conventionally a bottom electrode of metal laid onto the insulating layer.
A layer of a ferroelectric material covers the bottom electrode, and a top electrode of metal is provided on the ferroelectric layer.
After insulating the ferroelectric device by means of another insulating layer, the electric connection between the top electrode and the conduction terminals of the MOS device is established. Great care must be exerted in forming these contacts for electric connection between the ferroelectric devices and the underlying CMOS structures.
In this first prior solution, contact regions are provided for the device formed with CMOS technology by filling with tungsten (W-plug) openings in the insulating layer which overlies the control terminal.
The W-plug technique enables contacts to be defined with high aspect ratio, i.e. a high ratio of the contact depth to width, but is not easy to employ where the W-plugs are to be subjected to thermal treatments in an oxidizing environment during subsequent steps of the fabrication process. Such is the case with ferroelectric devices: the processing of the main ferroelectric materials indeed provides, following definition of the ferroelectric material, for the application of treatments at temperatures in the range of 500° to 850° C., in the presence of oxygen.
In that case, tungsten contacts should be sealed in by barrier layers, formed of non-standard materials, during the integrated circuit fabrication process to prevent the tungsten from giving rise to such volatile materials as W
2
O
5
in the temperature range of 500° to 800° C. These temperatures are in fact temperatures used for the annealing and crystallization processes required to complete the ferroelectric devices.
Similar considerations apply to the instance of the contact regions being filled with polysilicon (polySi plugging) which will oxidize and become insulative once subjected to the thermal treatments involved in the crystallization of ferroelectric materials.
However, the introduction of such process steps for making these nonstandard barrier layers adds substantially to the complexity of the fabrication process.
It should be noted that according to the above reference, the interconnection of the CMOS technology device and the ferroelectric device is provided by a layer of titanium nitride (TiN) being indicated there as a local interconnection.
BRIEF SUMMARY OF THE INVENTION
Embodiments of this invention provide contacts which can be readily integrated to integrated circuits comprising electronic devices formed by MOS or CMOS processes, and having such structural and functional features as to afford improved integratability to these integrated electronic devices, thereby overcoming the limitations and/or the problems which beset prior art contacts for ferroelectric devices.
While its application to ferroelectric devices is specially advantageous, embodiments of the invention have a broad range of uses, it being possible to apply them to any devices wherein a contact of an oxidation-resistant material is to be substituted for a contact formed of a conductive material (W or PolySi plug). In particular, the invention can be applied to circuit structures including at least one component of the MOS or CMOS types and at least one capacitor element.
One of the concepts behind embodiments of this invention provides contacts for semiconductor devices comprising a coating with a barrier of a conductive material filled with an insulating material, this conductive coating is used to establish an electric connection between the bottom and top parts of the contact.
The features and advantages of a device according to the invention will be apparent from the following description of an embodiment thereof, to be read by way of non-limitative example in conjunction with the accompanying drawings.
REFERENCES:
patent: 5475248 (1995-12-01), Takenaka
patent: 5481490 (1996-01-01), Watanabe et al.
patent: 5578867 (1996-11-01), Argos, Jr. et al.
patent: 5638319 (1997-06-01), Onishi et al.
patent: 5716875 (1998-02-01), Jones, Jr. et al.
patent: 5750419 (1998-05-01), Zafar
patent: 5811847 (1998-09-01), Joshi et al.
patent: 5864153 (1999-01-01), Nagel et al.
patent: 5944153 (1999-08-01), Ichimaru
patent: 5953619 (1999-09-01), Miyazawa et al.
patent: 5956594 (1999-09-01), Yang et al.
patent: 5965942 (1999-10-01), Itoh et al.
patent: 5973342 (1999-10-01), Nakamura
patent: 5981382 (1999-11-01), Konecni et al.
patent: 5990507 (1999-11-01), Mochizuki et al.
patent: 5998296 (1999-12-01), Saran et al.
patent: 6037252 (2000-03-01), Hillman et al.
patent: 6043529 (2000-03-01), Hartner et al.
patent: 6051858 (2000-04-01), Uchida et al.
patent: 6075264 (2000-06-01), Koo
patent: 6091599 (2000-07-01), Amamiya
patent: 6121083 (2000-09-01), Matsuki
patent: 6180974 (2001-01-01), Okutoh et al.
patent: 6194311 (2001-02-01), Nakajima
patent: 6197631 (2001-03-01), Ishihara
patent: 6239460 (2001-05-01), Kuroiwa et al.
patent: 6281537 (2001-08-01), Kim
patent: 6313539 (2001-11-01), Yokoyama et al.
patent: 196 40 246 (1998-04-01), None
patent: 0 793 274 (1997-09-01), None
patent: 0837504 (1998-04-01), None
patent: WO 98/05071 (1998-02-01), None
Yamazaki, T. et al., “Advanced 0.5&mgr;m FRAM Device Technology with Full Compatibility of Half-Micron CMOS Logic device,” IEEE, pp. 25.5.1-25.5.4, XP000855871, Dec. 1997.
Iannucci Robert
Seed IP Law Group PLLC
Thai Luan
LandOfFree
Contact structure for semiconductor devices and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Contact structure for semiconductor devices and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Contact structure for semiconductor devices and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3247611