Electricity: measuring and testing – Fault detecting in electric circuits and of electric components – Of individual circuit component or element
Reexamination Certificate
2002-01-28
2002-10-15
Sherry, Michael (Department: 2829)
Electricity: measuring and testing
Fault detecting in electric circuits and of electric components
Of individual circuit component or element
C324S762010
Reexamination Certificate
active
06466043
ABSTRACT:
FIELD OF THE INVENTION
This invention relates to contact structures to establish electrical contact with contact targets such as pads, electrode, or leads of electronic circuits or devices, and more particularly, to contact structures to be used such as in a probe card to test semiconductor wafers, packaged semiconductor devices, IC chips, printed circuit boards and the like, with an higher speed, frequency range, density and quality.
BACKGROUND OF THE INVENTION
In testing high density and high speed electrical devices such as LSI and VLSI circuits, high performance contact structures such as probe contactors must be used. The contact structure of the present invention is not limited to the application of testing, including burn-in testing, of semiconductor wafers and die, but is inclusive of testing and burn-in of packaged semiconductor devices, printed circuit boards and the like. However, for the convenience of explanation, the present invention is described mainly with reference to the semiconductor wafer testing.
In the case where semiconductor devices to be tested are in the form of a semiconductor wafer, a semiconductor test system such as an IC tester is usually accompanied with a substrate handler, such as an automatic wafer prober, to automatically test the semiconductor wafer. Such an example is shown in
FIG. 1
in which a semiconductor test system has a test head
600
which is ordinarily in a separate housing and is electrically connected to the main frame of the test system with a bundle of cables. The test head and the substrate handler
400
are mechanically and electrically interacted with one another through a manipulator
500
driven by a motor
510
and the semiconductor wafers to be tested are automatically provided to a test position of the test head by the substrate handler.
On the test head, the semiconductor wafer to be tested is provided with test signals generated by the semiconductor test system. The resultant output signals from IC circuits on the semiconductor wafer under test are transmitted to the semiconductor test system wherein they are compared with expected data to determine whether the IC circuits on the semiconductor wafer function correctly.
The test head and the substrate handler are connected with an interface component
140
consisting of a performance board
620
which is a printed circuit board having electric circuit connections unique to a test head's electrical footprint, coaxial cables, pogo-pins and connectors. The test head
600
includes a large number of printed circuit boards
150
which correspond to the number of test channels or test pins. Each of the printed circuit boards has a connector
160
to receive a corresponding contact terminal
121
of the performance board
620
. A “frog” ring
130
is mounted on the performance board
620
to accurately determine the contact position relative to the substrate handler
400
. The frog ring
130
has a large number of contact pins
141
, such as ZIF connectors or pogo-pins, connected to contact terminals
121
, through coaxial cables
124
.
FIG. 2
shows, in more detail, a structure of the substrate handler (wafer prober)
400
, the test head
600
and the interface component
140
when testing a semiconductor wafer. As shown in
FIG. 2
, the test head
600
is placed over the substrate handler
400
and mechanically and electrically connected to the substrate handler through the interface component
140
. In the substrate handler
400
, a semiconductor wafer
300
to be tested is mounted on a chuck
180
. A probe card
170
is provided above the semiconductor wafer
300
to be tested. The probe card
170
has a large number of probe contactors or contact structures (such as cantilevers or needles)
190
to contact with circuit terminals or contact targets in the IC circuit of the semiconductor wafer
300
under test.
Electrical terminals or contact receptacles of the probe card
170
are electrically connected to the contact pins
141
provided on the frog ring
130
. The contact pins
141
are also connected to the contact terminals
121
of the performance board
620
with coaxial cables
124
where each contact terminal
121
is connected to the printed circuit board
150
of the test head
600
. Further, the printed circuit boards
150
are connected to the semiconductor test system through the cable
110
having several hundreds of inner cables.
Under this arrangement, the probe contactors
190
contact the surface of the semiconductor wafer
300
on the chuck
180
to apply test signals to the semiconductor wafer
300
and receive the resultant output signals from the wafer
300
. The resultant output signals from the semiconductor wafer
300
under test are compared with the expected data generated by the semiconductor test system to determine whether the semiconductor wafer
300
performs properly.
FIG. 3
is a bottom view of the probe card
170
of FIG.
2
. In this example, the probe card
170
has an epoxy ring on which a plurality of probe contactors
190
called needles or cantilevers are mounted. When the chuck
180
mounting the semiconductor wafer
300
moves upward in
FIG. 2
, the tips of the cantilevers
190
contact the pads or bumps on the wafer
300
. The ends of the cantilevers
190
are connected to wires
194
which are further connected to transmission lines (not shown) formed in the probe card
170
. The transmission lines are connected to a plurality of electrodes
197
which contact the pogo pins
141
of FIG.
2
.
Typically, the probe card
170
is structured by a multi-layer of polyimide substrates having ground planes, power planes, signal transmission lines on many layers. As is well known in the art, each of the signal transmission lines is designed to have a characteristic impedance such as 50 ohms by balancing the distributed parameters, i.e., dielectric constant of the polyimide, inductances, and capacitances of the signal within the probe card
170
. Thus, the signal lines are impedance matched lines to achieve a high frequency transmission bandwidth to the wafer
300
providing current during steady state and high current peaks generated by the device's outputs switching. For removing noise, capacitors
193
and
195
are provided on the probe card between the power and ground planes.
An equivalent circuit of the probe card
170
is shown in
FIG. 4
to explain the limitation of bandwidth in the conventional probe card technology. As shown in
FIGS. 4A and 4B
, the signal transmission line on the probe card
170
extends from the electrode
197
, the strip (impedance matched) line
196
, the wire
194
and the needle (cantilever)
190
. Since the wire
194
and needle
190
are not impedance matched, these portions function as an inductor L in the high frequency band as shown in FIG.
4
C. Because of the overall length of the wire
194
and needle
190
is around 20-30 mm, the significant frequency limitation is resulted in testing a high frequency performance of a device under test.
Other factors which limit the frequency bandwidth in the probe card
170
reside in the power and ground needles shown in
FIGS. 4D and 4E
. If the power line can provide large enough currents to the device under test, it will not seriously limit the operational bandwidth in testing the device. However, because the series connected wire
194
and needle
190
for supplying the power (
FIG. 4D
) as well as the series connected wire
194
and needle
190
for grounding the power and signals (
FIG. 4E
) are equivalent to inductors, the high speed current flow is seriously restricted.
Moreover, the capacitors
193
and
195
are provided between the power line and the ground line to secure a proper performance of the device under test by filtering out the noise or surge pulses on the power lines. The capacitors
193
have a relatively large value such as 10 &mgr;F and can be disconnected from the power lines by switches if necessary. The capacitors
195
have a relatively small capacitance value such as 0.01 &mgr;F and fixedly connected close to the
Frame James W.
Jones Mark R.
Khoury Theodore A.
Advantest Corp.
Muramatsu & Associates
Sherry Michael
Tang Minh N.
LandOfFree
Contact structure for electrical communication with contact... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Contact structure for electrical communication with contact..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Contact structure for electrical communication with contact... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2961353