Configuration of fuses in semiconductor structures with Cu...

Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – Passive components in ics

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S173000, C257S665000, C257S910000, C257S530000, C257S784000, C257S781000, C257S773000, C257S677000, C257S690000, C438S132000, C438S215000, C438S281000, C438S333000, C438S467000, C438S601000

Reexamination Certificate

active

06774456

ABSTRACT:

BACKGROUND OF THE INVENTION
Field of the Invention:
The invention relates to a configuration of fuses in semiconductor structures having a Cu metallization, in particular for DRAMs (Dynamic Random Access Memories), logic components and eDRAMs (erasable Dynamic Random Access Memories). The semiconductor structures include Cu metallization planes which are surrounded by a diffusion barrier layer wherein a metal layer for providing bonding pads is provided on the topmost interconnect plane and wherein the metal layer is covered with a passivation layer.
So-called fuses are used in many semiconductor components; in most cases, fuses are provided horizontally and are used, for example, to enable a subsequent functional selection and/or adaptation of the semiconductor component. Fuses of this type include conductive tracks, e.g. made of polysilicon, or aluminum, and are usually severed in a targeted manner with the aid of a laser. These fuses are used in particular in DRAM, Logic and eDRAM components.
According to the current prior art, all of the metallization planes are fabricated from aluminum, or in part also from platinum, gold, or else tungsten and/or polysilicon, i.e. all of the interconnects, through-contacts and also the bonding pads include these materials, or alloys thereof, as disclosed for example in U.S. Pat. No. 5,663,590. These technologies are a mature and reliable technology whose problem points are reliably controlled. However, the Al technology imposes limits with regard to the structure widths that can be realized and the current-carrying capacity, i.e. the integration density that has currently been reached can scarcely be increased any further with the aid of the Al technology.
For this reason, it is noticeable that there is increasingly a transition to Cu technology, in which all of the metallization planes are produced from Cu. The aluminum is thus entirely replaced by copper, which has the particular advantage that either higher current densities or significantly smaller structure widths can be realized. An example of the new Cu technology is disclosed in U.S. Pat. No. 5,731,624.
What may be regarded as disadvantageous in the use of copper for the metallization is that it is necessary to provide additional diffusion barriers or passivation layers. What are critical for the transition to Cu metallization are the better performance, the higher current-carrying capacity and the lower costs.
The following particular problems make it more difficult to use copper for the metallization. By way of example, there are no Al interconnects whatsoever available for fuses. In principle, the fuses can, of course, also be produced from Cu, but this is significantly more critical than in the case of fuses made of other materials. Thus, Cu readily corrodes under the action of moisture and must therefore be covered by a special protective layer. However, since fuses are opened through the use of a laser or else electrically, the additional covering makes the fuse process more difficult. Moreover, any slight uniformity causes, in places, a comparatively thick passivation layer which can make it impossible to open the fuses.
A further problem can be seen in the fact that the fuses that are opened through the use of a laser or else the electrically opened fuses have exposed cut edges which can easily corrode. Furthermore, the melting point of copper (1083° C.) is significantly above the melting point of other conductive materials used in semiconductor technology (e.g. Al 660° C.). Thermal fuse processes (electrical or using a laser) are made considerably more difficult as a result of this, since the high energy required to open the Cu fuses can lead to damage to the underlying layers through to damage to the substrate.
Due to the high melting point and the oxide covering, it is necessary for laser-processed Cu fuses to be processed a number of times, if appropriate, in order to achieve the high fuse residual resistance required, which considerably reduces the plant throughput.
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a fuse configuration which overcomes the above-mentioned disadvantages of the heretofore-known configurations of this general type and which allows the realization of fuses that can be handled without difficulty whilst retaining all the process steps of Cu technology.
With the foregoing and other objects in view there is provided, in accordance with the invention, a fuse configuration, including:
a semiconductor structure having Cu metallization planes including a topmost Cu metallization plane;
a diffusion barrier layer surrounding at least the topmost Cu metallization plane;
an Al metal layer configured to provide Al bonding pads, the Al metal layer being provided in a topmost interconnect plane;
a passivation layer covering the Al metal layer;
through-contacts extending through the diffusion barrier layer;
at least two Al interconnects connected to the topmost Cu metallization plane via the through-contacts; and
Al fuses disposed above the diffusion barrier layer but below the passivation layer, the Al fuses connecting the at least two Al interconnects to one another.
In other words, the object of the invention is achieved by virtue of the fact that the metal layer is an Al metal layer for providing Al bonding pads, that the fuses are configured as Al fuses, that the Al fuses are provided above the diffusion barrier layer of the topmost Cu metallization plane and below the passivation layer, and that the Al fuses connected at least two Al interconnects to one another, which are connected to the topmost Cu metallization plane via through-contacts running through the diffusion barrier layer.
The invention completely eliminates the problems that otherwise accompany Cu technology with respect to the separation of Cu fuses. In particular, the advantages of Al fuses, such as low melting point and the known technology, can also be utilized in the case of Cu technology. It is not necessary to alter or adapt the technology.
The Al fuses are preferably provided in the plane of the metallization for the bonding pads. As a result, no additional technological steps whatsoever are necessary for fabricating the Al fuses, the metal layer for the bonding pads being able to be fabricated from Al or a metal sandwich. In particular, the configurations of the Al fuses in the bonding pad plane has the particular advantage that, photolithographically, only a small resolution is required on account of the comparatively large structure size of the bonding pads.
The Al metallization layer is provided with Al interconnects which are electrically connected to the respective topmost Cu plane via through-contacts, and the Al fuses are part of the interconnects.
According to another feature of the invention, the metal layer for the bonding pads consists substantially only of Al or is a metal sandwich.
According to another feature of the invention, the Al metal layer is provided with Al interconnects, and the Al fuses are part of the Al interconnects.
In order that the Al fuses can be opened particularly easily, openings are introduced above the Al fuses within the passivation layer, which openings keep the Al fuses free.
The Al fuses are configured as bridges which electrically connect individual interconnects of the topmost Cu metallization plane to one another.
The Al fuses may also be configured as bridges which connect individual bonding pads to one another.
With the objects of the invention in view there is also provided, a semiconductor component, including:
a semiconductor configuration selected from the group consisting of a DRAM, a logic component and an eDRAM; and
the semiconductor configuration including a fuse configuration having a semiconductor structure with Cu metallization planes including a topmost Cu metallization plane, a diffusion barrier layer surrounding at least the topmost Cu metallization plane, an Al metal layer configured to provide Al bonding pads, the Al metal layer being provided in a topmost interconnect plane, a passivat

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Configuration of fuses in semiconductor structures with Cu... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Configuration of fuses in semiconductor structures with Cu..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Configuration of fuses in semiconductor structures with Cu... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3342009

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.