Configurable triple phase-locked loop circuit and method

Oscillators – Automatic frequency stabilization using a phase or frequency... – Plural a.f.s. for a single oscillator

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06566967

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates generally to a configurable phase locked loop (PLL) architecture, and more particularly to an apparatus and method for using a PLL having various combinations of phase and frequency detectors and feedback loops.
A PLL is a feedback control system for automatically adjusting the phase and/or frequency of a locally generated signal to match the phase (and/or frequency) of an input signal. A typical PLL has three components: a detector for discerning a difference in phase and/or frequency between the local feedback signal and the input signal; a filter for filtering unwanted harmonics or frequencies from the detector output; and a voltage controlled oscillator (VCO). The output of the VCO provides the local.feedback signal. The detector will “lock” the output frequency of the VCO to the frequency of the input signal by causing the VCO to correct itself.
Some conventional PLL circuits either use a combination of a phase-frequency detector (PFD) and a phase detector (PD), or a combination of a bang-bang PFD and a phase detector (PD) for clock and data recovery applications. However, even these PLL architectures provide limited configuration options. For instance, clock and data recovery applications are limited to an operation in which the PLL achieves lock first using a PFD, and then uses a PD for actual clock and data recovery. Conventional dual loop architectures present limited options in the loop designs and not flexible to suit different applications needed in clock recovery and synthesis. Employing multiple PLL circuits to accomplish many different applications consumes critical space on a semiconductor device.


REFERENCES:
patent: 5486792 (1996-01-01), Girardeau, Jr.
patent: 5910753 (1999-06-01), Bogdan
patent: 5936565 (1999-08-01), Bogdan
patent: 6075416 (2000-06-01), Dalmia
patent: 6198355 (2001-03-01), Lindquist et al.
patent: 6310521 (2001-10-01), Dalmia
patent: 6407642 (2002-06-01), Dosho et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Configurable triple phase-locked loop circuit and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Configurable triple phase-locked loop circuit and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Configurable triple phase-locked loop circuit and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3093608

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.