Combined floating-point logic core and frame buffer

Computer graphics processing and selective visual display system – Computer graphic processing system – Integrated circuit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C345S546000, C345S552000, C345S611000

Reexamination Certificate

active

06532018

ABSTRACT:

BACKGROUND OF THE INVENTION
(1) Field of the Invention
The invention relates to a graphics subsystem. More specifically, the invention relates to frame buffer and texture memory in a graphic subsystem.
(2) Background
Typical prior art systems use a texture memory and a frame buffer, both instantiated as separate commodity DRAM chips driven by a graphics controller. This use of commodity DRAMs has been widely accepted because it permits easy modification or expansion of the graphic subsystem, permitting either texture memory or frame buffer size to be easily enlarged. Unfortunately, separation of the frame buffer and texture memory has caused some consumer confusion since expansion of the frame buffer memory size does not expand the texture memory and vice versa. Furthermore, this separation requires separate control logic which increases cost. Additionally, insufficient bandwidth is also a chronic problem for graphical subsystems. Accordingly, the additional bandwidth necessary to retrieve texture data makes combining texture memory with frame buffer memory impractical in such systems.
Pixel quality both in number of colors and resolution is affected by the depth (or number of bits) used to represent the pixel. Common pixel representations use 24 bits, eight bits for each component, in red green blue (RGB) format. Higher end systems use many more bits per pixel. Such systems may employ from 128 bits per pixel all the way up to 1024 bits per pixel (including stencil buffer, overlay buffer, z-buffer and up to eight samples per pixel, depending on the format and whether double buffering is used). These deeper pixels require significant bandwidth to retrieve data from the frame buffer memory. To resolve this problem, designers have taken advantage of massive parallelization, often using forty or more (in at least one case, one hundred sixty) distinct DRAM chips interfacing with the graphics controller to achieve the bandwidth required to move these pixel sizes fast enough for quality graphical renderings. This large number of chips on a single board necessarily implies a vast number of pin interconnections. These interconnections increase manufacturing difficulty and correspondingly the possibility of graphical subsystem failure.
Another problem faced in prior art systems is aliasing, which causes edges to appear jagged. One solution to the full scene aliasing is multisample anti-aliasing. Unfortunately, multisample anti-aliasing exacerbates the bandwidth constraints discussed above. Moreover, it requires even larger amounts of memory to instantiate the frame buffer. For example, typical multisample anti-aliasing renders the image four to eight times larger than the image will be displayed. That larger rendered image is then filtered down to the appropriate size. However, this larger rendering requires moving four or eight times the amount of data and therefore requires four to eight times the amount of bandwidth.
In view of the foregoing, it would be desirable to be able to combine frame buffer and texture memory in a single unit while expanding bandwidth and simplifying manufacturing.
BRIEF SUMMARY OF THE INVENTION
A method and apparatus for graphical processing is disclosed. A logic core to perform pixel fragment manipulation and processing is instantiated on a single semiconductor substrate with one or more memory units. The memory units are dynamically segmentable into frame buffer and texture memory. Because the logic core is on the same substrate as the memory units, the bandwidth between the core and the memory is greatly increased.


REFERENCES:
patent: 5706481 (1998-01-01), Hannah et al.
patent: 5867180 (1999-02-01), Katayama et al.
patent: 6008813 (1999-12-01), Lauer et al.
patent: 6026478 (2000-02-01), Dowling
patent: 6052773 (2000-04-01), DeHon et al.
patent: 6097403 (2000-08-01), McMinn
patent: 6104418 (2000-08-01), Tanaka et al.
patent: 6118452 (2000-09-01), Gannett
patent: 6128025 (2000-10-01), Bright et al.
patent: 6133901 (2000-10-01), Law
patent: 6154223 (2000-11-01), Baldwin
patent: 6215497 (2001-04-01), Leung
patent: 6219073 (2001-04-01), Suzuoki
patent: 6295068 (2001-09-01), Peddada et al.
patent: 0 752 685 (1996-07-01), None
Hilgenstock, J., Herrmann, K., Pirsch, P., “Memory Organization of Single-Chip Video Signal Processing System with Embedded DRAM”, Proceedings of the Ninth Great Lakes Symposium on VLSI, Mar. 1999, pp. 42-45.*
Matsuo, M., Kondo, H., Takata, Y.M Kobayashi, S., Satoh, M., Yoshida, Y., Saito, Y., Hinata, J., “A 32-bit Superscalar Microprocessor with 64-bit Processing and High Bandwidth DRAM Interface”, ICCD: VLSI in Computers an.*
Saulsbury, A., Huang, S., Dahlgren, F., “Efficient Management of Memory Hierarchies in Embedded DRAM Systems”, ICS'99 Rhodes Greece, ACM 1999, pp. 464-473.*
Kang, Y., Torrellas, J., Huang, T. S., “IRAM for Rasterization”, ICIP98 Proceedings, vol. 13, 1998 pp. 110-1013.*
Cox, M. and Bhandari, N., “Architectural Implications of Hardware-Accelerated Bucket Rendering on the PC”, 1997 SIGGRAPH/Eurographics Workshop, 1997, pp. 25-34.*
Sase, I., Shimizu, N., and Yoshikawa, T., “Multimedia LSI Accelerator with Embedded DRAM”, IEEE Micro, Nov./Dec. 1997, pp. 49-54.*
Search Report for PCT/US 00/10634 mailed Jul. 12, 2000; 4 pages.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Combined floating-point logic core and frame buffer does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Combined floating-point logic core and frame buffer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Combined floating-point logic core and frame buffer will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3008962

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.