CMOS pulse delay circuit

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Having specific delay in producing output waveform

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

327288, H03K 5159

Patent

active

054594243

ABSTRACT:
A CMOS pulse delay circuit is arranged to accurately delay an input pulse signal by a predetermined period. The CMOS pulse delay circuit provides two inverters for causing delays. The inverters each have switching transistors. The switching transistors of the first inverter are associated with voltage-controllable variable resistance elements located in series to each other for varying the on-resistance of the transistors. The varying of the on-resistance results in keeping the output delay phases accurate.

REFERENCES:
patent: 4514647 (1985-04-01), Shoji
patent: 4899071 (1990-02-01), Morales
patent: 4922141 (1990-05-01), Lofgren et al.
patent: 5051630 (1991-09-01), Logan et al.
patent: 5159205 (1992-10-01), Gorecki et al.
patent: 5231319 (1993-07-01), Crafts et al.
patent: 5239213 (1993-08-01), Norman et al.
patent: 5287025 (1994-02-01), Nishimichi

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS pulse delay circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS pulse delay circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS pulse delay circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-600236

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.