Clocked sense amplifier flip flop with keepers to prevent...

Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S057000

Reexamination Certificate

active

06396309

ABSTRACT:

FIELD OF THE INVENTION
The invention relates generally to sequential digital circuits and, more particularly, to clocked flip flop circuits.
BACKGROUND OF THE INVENTION
Digital data processing systems (e.g., computer systems) commonly employ bus structures to provide data communication between functional units within the system. For example, a computer will generally include a front-side bus to provide communication between the main processor and the chip set of the computer. The bus will typically include a data transmission medium that extends between two (or more) functional units. The bus can also include a transmission medium for carrying a clock signal between the units (such as in systems using source synchronous timing). A driver within one of the functional units is used to transmit a data signal onto the data transmission medium toward the other functional unit. A receiver within the other functional unit receives the data signal from the transmission medium, detects the data within the signal (e.g., using the associated clock signal), and temporarily stores the detected data. The data can then be used by processing functionality within the second functional unit. The speed with which the receiver can receive data from the transmission medium (i.e., the setup and hold time of the receiver) will typically dictate the maximum speed of the bus. It is generally desirable that data busses operate as quickly as possible, so receivers having low setup and hold times are desired. As a significant amount of noise may be present in the vicinity of a data processing system, it is also generally desirable that bus receivers operate in a relatively robust manner in the face of such noise.


REFERENCES:
patent: 6191620 (2001-02-01), Lattimore et al.
patent: 6215713 (2001-04-01), Austin
patent: 6252429 (2001-06-01), Assaderaghi et al.
patent: 6271687 (2001-08-01), Toyoshima et al.
patent: 6310501 (2001-10-01), Yamashita
patent: 6331791 (2001-12-01), Huang
Matsui, M., et al., “A 200 MHz 13 mm22-D DCT Macrocell Using Sense-Amplifying Pipeline Flip-Flop Scheme”,IEEE Journal of Solid-State Circuits, 29 (12), pp. 1482-1490, (Dec. 1994).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clocked sense amplifier flip flop with keepers to prevent... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clocked sense amplifier flip flop with keepers to prevent..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clocked sense amplifier flip flop with keepers to prevent... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2851206

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.