Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons
Patent
1976-07-12
1979-01-09
Miller, Jr., Stanley D.
Electrical transmission or interconnection systems
Nonlinear reactor systems
Parametrons
307208, 307293, 328 56, 328 62, H03K 117, H03K 5159
Patent
active
041340736
ABSTRACT:
A clock cycle is provided by a delay device, the output of which is coupled via an inverter to the input thereof, which inverter is combined in a gate structure so as to enable such clock cycle and derivative clock pulses coupled to be generated as a signal passes through the delay device. The gate structure is coupled to receive a so-called stall signal inhibiting the clock system from generating an output. The stall signal so inhibits such clock system only after the present clock cycle is completed. Further, the gate structure is coupled so that a stall signal received and then cleared before the end of the clock cycle will have no effect on the system. The system also responds to a removal or clearing of a stall signal by immediately beginning another clock cycle after the relatively insignificant delay introduced by the gate structure.
REFERENCES:
patent: 3386036 (1968-05-01), Gerrard et al.
patent: 3418498 (1968-12-01), Farley
"Reflex Delay Line Memory Clock" by Dohermann in IBM Tech. Disclos. Bull., vol. 8, No. 1, Jun. 1965, p. 70.
Honeywell Information Systems Inc.
Miller, Jr. Stanley D.
Prasinos Nicholas
Reiling Ronald T.
Solakian John S.
LandOfFree
Clock system having adaptive synchronization feature does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock system having adaptive synchronization feature, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock system having adaptive synchronization feature will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1790526