Patent
1995-11-20
1998-03-03
Butler, Dennis M.
395559, G06F 104
Patent
active
057245622
ABSTRACT:
Flows of data are controlled using an externally supplied clock. A clock-synchronized C-element C1 outputs a sending signal S1 of H level to a data latch DL1 and the subsequent clock-synchronized C-element C2 and outputs an acknowledge signal A1 of H level, in synchronization with a rise of a clock signal CLK1 which is inputted to the clock-synchronized C-element C1 after the clock-synchronized C-element C1 receives a sending signal S0 of H level. Following this, the clock-synchronized C-element C1 causes the acknowledge signal A1 to fall by the next rise of the clock signal CLK1. This latches the data latch DL1. A clock signal CLK2 rises before the clock signal CLK1 falls and rises once again. In synchronization with this rise, the clock-synchronized C-element C2 performs a similar operation. As a result, the precedent clock-synchronized C-element C1 causes the sending signal S1 to fall.
REFERENCES:
patent: 4785204 (1988-11-01), Terada et al.
patent: 4907187 (1990-03-01), Terada et al.
patent: 5553276 (1996-09-01), Dean
Ishiwaki Masahiko
Kondoh Harufusa
Butler Dennis M.
Mitsubishi Denki & Kabushiki Kaisha
LandOfFree
Clock-synchronized C-element group for controlling data transfer does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock-synchronized C-element group for controlling data transfer, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock-synchronized C-element group for controlling data transfer will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2258330