Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Chip mounted on chip
Patent
1996-08-20
1998-06-02
Saadat, Mahshid D.
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Chip mounted on chip
257778, 257685, 257686, 438108, H01L 2348, H01L 2352, H01L 2940, H01L 2302
Patent
active
057604789
ABSTRACT:
A precise and highly controllable clock-distribution network is provided on one active substrate to distribute clock signals with minimal skew to another active substrate by connecting the substrates together face-to-face using flip-chip technology. Since the clock-distribution substrate is sparse, "quiet busses" are provided on the sparse substrate to facilitate the high-speed transfer of data over relatively long distances. Low-power devices (e.g., DRAM) can be provided on one substrate for use by higher-power logic (e.g., a processor) on another substrate with minimal interconnection distance.
REFERENCES:
patent: 5164817 (1992-11-01), Elsenstadt et al.
patent: 5294837 (1994-03-01), Takase et al.
patent: 5323060 (1994-06-01), Fogal et al.
patent: 5331235 (1994-07-01), Chun
patent: 5362986 (1994-11-01), Angiulli et al.
patent: 5382832 (1995-01-01), Buti et al.
patent: 5399898 (1995-03-01), Rostoker
patent: 5432729 (1995-07-01), Carson et al.
patent: 5434453 (1995-07-01), Yamamoto et al.
patent: 5565816 (1996-10-01), Coteus
H.W. Gruber et al, "Compact Stacked Memory Package", 2/88, v. 30, pp. 428-429, IBM Technical Disclosure Bulletin.
Bozso Ferenc Miklos
Emma Philip George
Clark Jhihan B.
International Business Machines - Corporation
Saadat Mahshid D.
Tassinari, Jr. Robert P.
LandOfFree
Clock skew minimization system and method for integrated circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock skew minimization system and method for integrated circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock skew minimization system and method for integrated circuit will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1463268