1990-11-29
1992-09-15
LaRoche, Eugene R.
328133, H03K 513
Patent
active
051481138
ABSTRACT:
A phase error integrator for determining the phase error between a data signal and a clock signal frequency locked to the data signal has a data input and a clock input. In one embodiment the phase error integrator is formed as two functional components, namely a phase error detector and an integrator chain. The phase error detector sends to the integrator one of two output signals depending on whether the phase error is positive or negative. The integrator chain has a number of outputs the first half of which initially have a binary 1 and the second half of which initially have a binary 0. Depending on which output signal arrives from the phase error detector the binary 1's shift right or the binary 0's shift left. The integrator may be combined with a delay block connected to the outputs of the integrator chain. The data signal is fed to the delay block and delayed data output signal is obtained which is connected to the data input of the phase error integrator. The delay block delays the data signal until there is concordance between the phase of the clock and delayed data signals.
REFERENCES:
patent: 4190807 (1980-02-01), Weber
patent: 4450410 (1984-05-01), Kliger
patent: 4577163 (1986-03-01), Culp
patent: 4878231 (1989-10-01), Cok
patent: 4881243 (1989-11-01), Whitt
patent: 4901026 (1990-02-01), Phillips
patent: 4902920 (1990-02-01), Wolaver
patent: 4926140 (1990-05-01), Schenberg
Harris Gwendolyn K.
Van Alstine Valerie A.
Wight Mark S.
LaRoche Eugene R.
Northern Telecom Ltd.
Zarabian A.
LandOfFree
Clock phase alignment does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Clock phase alignment, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock phase alignment will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-738896