Clock generation circuit, control method of clock generation...

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Synchronizing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S156000

Reexamination Certificate

active

06677791

ABSTRACT:

BACKGROUND
The present invention relates to a clock generation circuit for generating internal clock signals synchronized with external clock signals, and a clock generation circuit using a DLL (Delay Locked Loop) circuit or an SMD (Synchronous Mirror Delay) circuit. The present invention also relates to a technology effective for application to a clock generation circuit for generating clock signals each used to determine output timing in an SDRAM (Synchronous Dynamic Random Access Memory), for example.
In recent years, attention has been given to a DDR (Double Date Rate) type SDRAM for performing the input/output of data at a speed twice that for each of input clocks as means for speeding up a data transfer rate of the SDRAM. It has been examined that the DDR SDRAM is equipped with a clock reproducing circuit called a “DLL (Delay Locked Loop) or SMD (Synchronous Mirror Delay)” to perform the input/output of data at high speed, thereby causing the phase of each of external clocks and that of a data output to coincide with each other. This is done to sufficiently ensure the time required to set up the output data with respect to the external clock. When the phase of the external clock and that of the data output coincide with each other, the time required between the input of a read command and the output of data might be an integral multiple of the cycle of the external clock.
In the DLL circuit or the SMD circuit, each of clocks, which is inputted from a clock input terminal and amplified to a CMOS level by an input first-stage circuit, is caused to pass through a variable delay circuit to thereby generate an internal clock having a desired phase. The internal clock drives a data output latch and the latched data is outputted to the outside through an output buffer. The phase of the internal clock is set so that the phase of the output data coincides with or corresponds to that of the external clock. A type for controlling a delay amount of the variable delay circuit, which is used to determine the phase of the internal clock, by a feedback loop is called “DLL”, whereas a type for determining a delay amount by a delay amount measuring circuit is called “SMD”.
Unexamined Patent Publication Nos. Hei 11(1999)-225067 and Hei 10(1998)-126254 respectively disclose a semiconductor device including a clock reproducing circuit which has the function of delaying each of external clocks according to its cycle while automatically switching or selecting the number of clock cycles from the external clock to an internal clock according to a clock cycle time to generate the internal clock, thereby making it possible to reduce a circuit scale and stop its operation at standby, reducing an error relative to the external clock, and providing a wide operating frequency range and a frequency doubling function. Unexamined Patent Publication No. Hei 10(1998)-79663 discloses an internal clock signal generation circuit for generating an internal signal phase-synchronized with an external signal through the use of voltage-controlled delay elements, wherein offsets are selectively given to delay times through the voltage-controlled delay elements, whereby it can reliably be locked over a wide frequency domain. Unexamined Patent Publication No. Hei 11(1999)-266239 discloses a clock synchronous delay control circuit which allows delay amounts of delay lines at respective portions of the circuit to be switched over, thereby making it possible to expand an operating frequency band. Unexamined Patent Publication No. Hei 11(1999)-112308 discloses a synchronous delay circuit device which controls the entire delay time of a delay circuit sequence or array according to the results of device states by the measurement of the frequency of an external clock, the measurement of a source voltage to be used, the measurement of device variations in chip, etc., thereby preventing running-off of the clock or its edge from a first-stage delay circuit sequence or array even when used at a low frequency, whereby it properly operates and ensures a suitable delay time, and is configured in a small scale as a result thereof.
SUMMARY OF THE INVENTION
It is expected that the above-described SDRAM will be required of a further speeding-up from now on with the speeding-up of a CPU. However, the more the SDRAAM is speeded up, the more power consumption increases. When the form of usage of the SDRAM is taken into consideration, it is also necessary to operate the SDRAM at high speed when the CPU is performing computations or the like. However, when the CPU does not perform the computations, it is not necessary to operate the SDRAM at high speed. Further, the cycle of a clock is extended to operate the SDRAM at low speed, thereby making it possible to restrain or control power consumption.
In the conventional SDRAM using the DLL or SMD, however, the number of delay clock cycles from the input of the read command to the output of the data was kept constant. A frequency range (clock cycle range: hereinafter called a “lock range”) of an external clock, in which the DLL or SMD is capable of outputting each clock having a desired phase, was determined according to the performance of a variable delay circuit and a phase difference (hereinafter called a “clock access time”) between the external clock corrected by a clock generation circuit and output data.
Assuming that, for example, the minimum delay amount of the variable delay circuit is defined as tdmin, the maximum delay amount thereof is defined as tdmax, the clock access time is defined as tca, and the number of delay cycles from the input of the read command to the output of the data is defined as n, respectively, the minimum period or cycle of the external clock and the maximum period or cycle thereof are given as follows:
Minimum cycle of external clock=(tdmin+tca)

Maximum cycle of external clock=(tdmax+tca)

As evident as viewed from the above equations, when the performance of the variable delay circuit, i.e., tdmin and tdmax are assumed to be constant, the maximum cycle of the external clock will decrease when an attempt is made to increase n for the purpose of speeding up the SDRAM and thereby reduce the minimum cycle of the external clock. When an attempt is made to reduce n for the purpose of decreasing the speed thereof and thereby increase the maximum cycle, the minimum cycle of the external clock will increase. Thus, a delay variable range of the variable delay circuit must be increased to make it possible to lower the allowable minimum cycle of the external clock and increase the allowable maximum cycle of the external clock.
However, a problem arises in that when an attempt is made to do so in the conventional circuit format or type as it is, the number of stages for delay gates must be increased, so that the variable delay circuit increases in circuit scale, thereby resulting in an increase in its occupied area and an increase in power consumption.
An object of the present invention is to provide a clock generation circuit relatively small in circuit scale and having a wide lock range. The above, other objects and novel features of the present invention will become apparent from the description of the present invention and the accompanying drawings.
Summaries of typical ones of the inventions disclosed in the present application will be explained in brief as follows:
A variable delay circuit is used in the case of DLL, and a delay amount measuring circuit is used in the case of SMD. In a start sequence specified by an MRS (Mode Register Set) command or the like, the corresponding circuit is configured so as to be capable of measuring the optimum number of cycles for a delay amount from the input of an external clock to the output of data and performing lock according to the measured number of cycles, whereby a clock generation circuit having a wide lock range can be implemented regardless of the performance of the variable delay circuit and a clock access time.
More specifically, in a clock generation circuit comprising at least one input t

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clock generation circuit, control method of clock generation... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clock generation circuit, control method of clock generation..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock generation circuit, control method of clock generation... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3185572

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.